A cost-effective 8x8 2-D IDCT core processor with folded architecture

被引:0
|
作者
Chen, TH [1 ]
机构
[1] Nan Tai Inst Technol, Dept Elect Engn, Tainan, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A dedicated cost-effective core processor of the 8x8 two-dimensional (2-D) inverse discrete transform (IDCT) architecture based on the direct realization approach is proposed. The folding scheme is developed to obtain a low gate-count and high throughput. The experimental result shows that the chip's throughput is one pixel per clock cycle with a structure of 78K transistors, which reveals that the low cost on VLSI implementation is more attractive than most of previously reported chips. With 0.6 mu m CMOS, double metal technology, the chip is a standard-cell implementation and requires a core size of 4.4x2.8 mm(2), and is able to operate at a clock rate of more than 100 MHz.
引用
收藏
页码:333 / 339
页数:7
相关论文
共 50 条
  • [11] A Fast and Concise Parallel Implementation of the 8x8 2D IDCT using Halide
    Johnson, Martin
    Playne, Daniel
    2020 IEEE 32ND INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND HIGH PERFORMANCE COMPUTING (SBAC-PAD 2020), 2020, : 167 - 174
  • [12] Low cost high throughput pipelined architecture of 2-D 8x8 integer transforms for H.264/AVC
    Sharma, Meeturani
    Tiwari, Honey Durga
    Cho, Yong Beom
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (08) : 1033 - 1045
  • [13] NOVEL VLSI IMPLEMENTATION OF (8X8) POINT 2-D DCT
    MCGOVERN, FA
    WOODS, RF
    YAN, M
    ELECTRONICS LETTERS, 1994, 30 (08) : 624 - 626
  • [14] Error-free computation of 8x8 2-D DCT and IDCT using two-dimensional algebraic integer quantization
    Wahid, K
    Dimitrov, V
    Jullien, G
    17TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2005, : 214 - 221
  • [15] Finite wordlength effects analysis and wordlength optimization of a multiplier-adder based 8x8 2D-IDCT architecture
    Kim, S
    Sung, WY
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 2, 1996, : 672 - 675
  • [16] Fixed-point error analysis and wordlength optimization of a distributed arithmetic based 8x8 2D-IDCT architecture
    Kim, S
    Sung, W
    VLSI SIGNAL PROCESSING, IX, 1996, : 398 - 407
  • [17] A Single-Channel Architecture for Algebraic Integer-Based 8x8 2-D DCT Computation
    Edirisuriya, Amila
    Madanayake, Arjuna
    Cintra, Renato J.
    Dimitrov, Vassil S.
    Rajapaksha, Nilanka
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2013, 23 (12) : 2083 - 2089
  • [18] A 35 μW 1.1V gate array 8x8 IDCT processor for video-telephony
    Rambaldi, R
    Uguzzoni, A
    Guerrieri, R
    PROCEEDINGS OF THE 1998 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-6, 1998, : 2993 - 2996
  • [19] A Cost Effective 2-D Adaptive Block Size IDCT Architecture for HEVC Standard
    Hong Liang
    He Weifeng
    Zhu Hui
    Mao Zhigang
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 1290 - 1293
  • [20] An Energy-Efficient 8x8 2-D DCT VLSI Architecture for Battery-Powered Portable Devices
    Livramento, Vinicius S.
    Moraes, Bruno G.
    Machado, Brunno A.
    Guentzel, Jose Luis
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 587 - 590