A cost-effective 8x8 2-D IDCT core processor with folded architecture

被引:0
|
作者
Chen, TH [1 ]
机构
[1] Nan Tai Inst Technol, Dept Elect Engn, Tainan, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A dedicated cost-effective core processor of the 8x8 two-dimensional (2-D) inverse discrete transform (IDCT) architecture based on the direct realization approach is proposed. The folding scheme is developed to obtain a low gate-count and high throughput. The experimental result shows that the chip's throughput is one pixel per clock cycle with a structure of 78K transistors, which reveals that the low cost on VLSI implementation is more attractive than most of previously reported chips. With 0.6 mu m CMOS, double metal technology, the chip is a standard-cell implementation and requires a core size of 4.4x2.8 mm(2), and is able to operate at a clock rate of more than 100 MHz.
引用
收藏
页码:333 / 339
页数:7
相关论文
共 50 条
  • [1] Implementation of a 2-d 8x8 IDCT on the reconfigurable montium core
    Smit, L. T.
    Rauwerda, G. K.
    Molderink, A.
    Wolkotte, P. T.
    Smit, G. J. M.
    2007 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, VOLS 1 AND 2, 2007, : 562 - 566
  • [2] A 100-MHZ 2-D 8X8 DCT/IDCT PROCESSOR FOR HDTV APPLICATIONS
    MADISETTI, A
    WILLSON, AN
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1995, 5 (02) : 158 - 165
  • [3] A cost-effective architecture for 8x8 two-dimensional DCT/IDCT using direct method
    Lee, YP
    Chen, TH
    Chen, LG
    Chen, MJ
    Ku, CW
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1997, 7 (03) : 459 - 467
  • [4] A new design and implementation of 8x8 2-D DCT/IDCT
    Lee, YP
    Chen, LG
    Chen, MJ
    Ku, CW
    VLSI SIGNAL PROCESSING, IX, 1996, : 408 - 417
  • [5] A new 2-D 8x8 DCT/IDCT core design using group distributed arithmetic
    Guo, JI
    Chen, JW
    Chen, HC
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 752 - 755
  • [6] A parameterized power-aware IP core generator for the 2-D 8x8 DCT/IDCT
    Ju, RC
    Chen, JW
    Guo, JI
    Chen, TF
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 769 - 772
  • [7] An accurate fixed-point 8x8 IDCT algorithm based on 2-D algebraic integer representation
    Amer, Ihab
    Badawy, Wael
    Dimitrov, Vassil
    Jullien, Graham
    APPLICATIONS OF DIGITAL IMAGE PROCESSING XXX, PTS 1 AND 2, 2007, 6696
  • [8] A high-performance low-power 2-D 8 x 8 IDCT processor with asynchronous pipeline
    Xu, M
    Jian, G
    Jie, C
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 290 - 293
  • [9] Parallel-pipeline 8x8 forward 2-D ICT processor chip for image coding
    Ruiz, GA
    Michell, JA
    Burón, AM
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2005, 53 (02) : 714 - 723
  • [10] Algebraic Integer based 8x8 2-D DCT Architecture for Digital Video Processing
    Madanayake, H. L. P. Arjuna
    Cintra, R. J.
    Onen, D.
    Dimitrov, V. S.
    Bruton, L. T.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1247 - 1250