Low-Power Adaptive Edge Decision Feedback Equalizer for Serial Links with 4PAM Signaling

被引:0
作者
Dolan, Matthew [1 ]
Yuan, Fei [1 ]
机构
[1] Ryerson Univ, Dept Elect & Comp Engn, Toronto, ON, Canada
来源
2017 2ND IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM) | 2017年
关键词
serial links; decision feedback equalizer (DFE); pulse amplitude modulation (PAM); data DFE; edge DFE; sign-sign least-mean-square (SS-LMS);
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low-power adaptive edge decision feedback equalizer (DFE) for 10 giga-bits-per-second (Gbps) serial links with 4 PAM (pulse-amplitude-modulation) signaling. Optimal tap coefficients are obtained adaptively using a sign-sign least-mean-square (SS-LMS) algorithm that minimizes the jitter of equalized data. Low-voltage-differential-signaling (LVDS) tap generators that double DFE strength without increasing power consumption are used. Power reduction is also achieved by only activating the tap generator corresponding to the incoming data and sharing slicers for determining data state, the sign of data jitter, and bang-bang phase detection. A frequency locked-loop locked to an external frequency reference and a bang-bang phase-locked loop locked to the edge of equalized data, both sharing the same active inductor ring oscillator with separate frequency and phase tunings, are employed for clock recovery. The effectiveness of the proposed edge DFE is validated using a 10 Gbps 4PAM serial link designed in a 65 nm CMOS technology over a wire channel with 12 dB loss at baud-rate frequency. Simulation results demonstrated that the proposed adaptive edge DFE is capable of achieving 46% vertical opening and 60\% horizontal eye-opening while consuming 26.24 mW.
引用
收藏
页码:115 / 119
页数:5
相关论文
共 6 条
[1]  
Dolan M., 2017, P IEEE MID W S CIRC, P297
[2]   A 0.2-2 Gb/s 6x OSR receiver using a digitally self-adaptive equalizer [J].
Gerfers, Friedel ;
den Besten, Gerrit W. ;
Petkov, Pavel V. ;
Conder, Jim E. ;
Koellmann, Andreas J. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (06) :1436-1448
[3]   A 0.18-μm CMOS 10-Gb/s Dual-Mode 10-PAM Serial Link Transceiver [J].
Song, Bongsub ;
Kim, Kyunghoon ;
Lee, Junan ;
Burm, Jinwook .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (02) :457-468
[4]   Edge and data adaptive equalization of serial-link transceivers [J].
Wong, Koon-Lun Jackie ;
Chen, E-Hung ;
Yang, Chih-Kong Ken .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (09) :2157-2169
[5]  
Yuan F., 2008, CMOS Active Inductors and Transformers: Principles, Implementation and Applications
[6]   Design techniques for decision feedback equalisation of multi-giga-bit-per-second serial data links: a state-of-the-art review [J].
Yuan, Fei ;
AL-Taee, Alaa R. ;
Ye, Andy ;
Sadr, Saman .
IET CIRCUITS DEVICES & SYSTEMS, 2014, 8 (02) :118-130