A high-performance reconfigurable VLSI architecture for VBSME in H.264

被引:34
|
作者
Cao Wei [1 ]
Hou Hui [1 ]
Tong Jiarong [1 ]
Lai Jinmei [1 ]
Min Hao [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai, Peoples R China
关键词
H.264; motion estimation; VBSME; VLSI; reconfigurable architecture;
D O I
10.1109/TCE.2008.4637625
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
VBSME (Variable Block Size Motion Estimation) is adopted in the MPEG-4 AVC/H.264 standard. In order to increase the hardware utilization for VBSME with FSBMA( full search block matching algorithm), this paper proposed a new high-performanee reconfigurable VLSI architecture to support "meander"-like scan format for a high data reuse of search at-ea. The architecture can support the three data flows of the scan format through a reconfigurable computing array and a memory of the search area. The computing array can achieve 100% processing element (PE) utilization and can reuse the smaller blocks' SADs to calculate 41 motion vectors (MVs) of a 16X16 block in parallel. The design is implemented with TSMC 0.18um CMOS technology. Under a clock frequency of 180 MHz, the architecture allows the real-time processing of 1280x720 at 45fps in a search range [-16, +16](1).
引用
收藏
页码:1338 / 1345
页数:8
相关论文
共 50 条
  • [31] Low Complexity and High Throughput VLSI Architecture for AVC/H.264 CAVLC Decoding
    Lee, Gwo Giun
    Lo, Chia-Cheng
    Chen, Yuan-Ching
    Lei, Sheau-Fang
    Lin, He-Yuan
    Wang, Ming-Jiun
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1229 - 1232
  • [32] High-Performance Inverse Transform Circuit Based on Butterfly Architecture for H.264 High Profile Decoder
    Chang, Hoyoung
    Cho, Kyeongsoon
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 394 - 397
  • [33] Reconfigurable Architecture for Entropy Decoding and Inverse Transform in H.264
    Lo, Chia-Cheng
    Tsai, Shang-Ta
    Shieh, Ming-Der
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2010, 56 (03) : 1670 - 1676
  • [34] A high-performance 2-d inverse transform architecture for the H.264/AVC decoder
    Woong Hwangbo
    Kim, Jaemoon
    Kyung, Chong-Min
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1613 - 1616
  • [35] A HIGH-PERFORMANCE ENTROPY DECODING SYSTEM FOR H.264/AVC
    Chang, Yuan-Teng
    Chung, Wen-Hao
    ICME: 2009 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-3, 2009, : 1090 - 1093
  • [36] A high-performance VLSI architecture for reconfigurable FIR using distributed arithmetic
    Mohanty, Basant Kumar
    Meher, Pramod Kumar
    Singhal, Subodh Kumar
    Swamy, M. N. S.
    INTEGRATION-THE VLSI JOURNAL, 2016, 54 : 37 - 46
  • [37] A low-power VLSI architecture for intra prediction in H.264
    Stamoulis, G
    Koziri, M
    Katsavounidis, I
    Bellas, N
    ADVANCES IN INFORMATICS, PROCEEDINGS, 2005, 3746 : 633 - 640
  • [38] New VLSI architecture for fractional motion estimation of H.264/AVC
    Zheng, Zhao-Qing
    Sang, Hong-Shi
    Lai, Xiao-Ling
    Shen, Xu-Bang
    Jisuanji Xuebao/Chinese Journal of Computers, 2007, 30 (12): : 2101 - 2108
  • [39] A highly parallel joint VLSI architecture for transforms in H.264/AVC
    Li, Yu
    He, Yun
    Mei, Shunliang
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 50 (01): : 19 - 32
  • [40] VLSI Architecture Design of Fractional Motion Estimation for H.264/AVC
    Yi-Hau Chen
    Tung-Chien Chen
    Shao-Yi Chien
    Yu-Wen Huang
    Liang-Gee Chen
    Journal of Signal Processing Systems, 2008, 53 : 335 - 347