A 5 pJ/pulse at 1-Gpps Pulsed Transmitter Based on Asynchronous Logic Master-Slave PLL Synthesis

被引:19
作者
Crepaldi, Marco [1 ]
Angotzi, Gian Nicola [2 ]
Maviglia, Antonio [1 ]
Diotalevi, Francesco [1 ]
Berdondini, Luca [2 ]
机构
[1] Ist Italiano Tecnol, Elect Design Lab, I-16152 Genoa, Italy
[2] Ist Italiano Tecnol, Neurosci & Brain Technol, I-16163 Genoa, Italy
关键词
Impulse-radio; high data rate; asynchronous logic; all-digital transmitter; master-slave pulse synthesizer; UWB TRANSMITTER; TRANSCEIVER; MB/S;
D O I
10.1109/TCSI.2017.2762159
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an ultralow power asynchronous logic transmitter operating at 1 Gpps that achieves pulse synthesis using a double phase-locked loop (PLL) architecture for applications exploiting large-scale neuronal interfacing with CMOS probes. The 4 GHz center frequency OOK transmitter synthesizes 500 ps duration pulses from a 31.25 MHz crystal oscillator using a cascade of a master and a slave PLL with the latter locked to the former. Both PLLs are implemented with CMOS digital cells and ring oscillator-based VCO. A prototype fabricated in a 130 nm RFCMOS process operates at a measured 5 pJ/pulse energy budget for an active area of 0.04 mm(2). To generate timing references and packets for high data rate recording devices, the synthesizer core feeds also a logic interface operating at 250 MHz with four 1.2-3.3 V external parallel channels. From reset time, the master-slave PLL combination achieves locking in a measured time of 450 ns, settling is resolved in similar to 4 mu s, and the output pulses across the antenna load are generated with a 3.42 ps RMS jitter standard deviation. The obtained phase noise of a continuous OOK stream at 1 and 4 GHz, 1 MHz offset, is -103 and -93 dBc/Hz, respectively.
引用
收藏
页码:1096 / 1109
页数:14
相关论文
共 24 条
[11]   SleepTalker: A ULV 802.15.4a IR-UWB Transmitter SoC in 28-nm FDSOI Achieving 14 pJ/b at 27 Mb/s With Channel Selection Based on Adaptive FBB and Digitally Programmable Pulse Shaping [J].
de Streel, Guerric ;
Stas, Francois ;
Gurne, Thibaut ;
Durant, Francois ;
Frenkel, Charlotte ;
Cathelin, Andreia ;
Bol, David .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (04) :1163-1177
[12]  
*FCC, 2002, REV PART 15 COMM RUL
[13]   A 13.3 mW 500 Mb/s IR-UWB Transceiver With Link Margin Enhancement Technique for Meter-Range Communications [J].
Geng, Shuli ;
Liu, Dang ;
Li, Yanfeng ;
Zhuo, Huiying ;
Rhee, Woogeun ;
Wang, Zhihua .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (03) :669-678
[14]   A VLSI Neural Monitoring System With Ultra-Wideband Telemetry for Awake Behaving Subjects [J].
Greenwald, Elliot ;
Mollazadeh, Mohsen ;
Hu, Charles ;
Tang, Wei ;
Culurciello, Eugenio ;
Thakor, Nitish V. .
IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2011, 5 (02) :112-119
[15]   A High Data-Rate Energy-Efficient Triple-Channel UWB-Based Cognitive Radio [J].
Kim, Nam-Seog ;
Rabaey, Jan M. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (04) :809-820
[16]  
Kim NS, 2015, IEEE RAD FREQ INTEGR, P67, DOI 10.1109/RFIC.2015.7337706
[17]   A Pulsed UWB Transceiver in 65 nm CMOS With Four-Element Beamforming for 1 Gbps Meter-Range WPAN Applications [J].
Ko, Jaegan ;
Gharpurey, Ranjit .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (05) :1177-1187
[18]   A 0.42-mW 1-Mb/s 3-to4-GHz Transceiver in 0.18-μm CMOS With Flexible Efficiency, Bandwidth, and Distance Control for IoT Applications [J].
Liu, Dang ;
Ni, Xuwen ;
Zhou, Ranran ;
Rhee, Woogeun ;
Wang, Zhihua .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (06) :1479-1494
[19]   A Single-Chip Full-Duplex High Speed Transceiver for Multi-Site Stimulating and Recording Neural Implants [J].
Mirbozorgi, S. Abdollah ;
Bahrami, Hadi ;
Sawan, Mohamad ;
Rusch, Leslie A. ;
Gosselin, Benoit .
IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2016, 10 (03) :643-653
[20]   New approaches for CMOS-based devices for large-scale neural recording [J].
Ruther, Patrick ;
Paul, Oliver .
CURRENT OPINION IN NEUROBIOLOGY, 2015, 32 :31-37