A 5 pJ/pulse at 1-Gpps Pulsed Transmitter Based on Asynchronous Logic Master-Slave PLL Synthesis

被引:19
作者
Crepaldi, Marco [1 ]
Angotzi, Gian Nicola [2 ]
Maviglia, Antonio [1 ]
Diotalevi, Francesco [1 ]
Berdondini, Luca [2 ]
机构
[1] Ist Italiano Tecnol, Elect Design Lab, I-16152 Genoa, Italy
[2] Ist Italiano Tecnol, Neurosci & Brain Technol, I-16163 Genoa, Italy
关键词
Impulse-radio; high data rate; asynchronous logic; all-digital transmitter; master-slave pulse synthesizer; UWB TRANSMITTER; TRANSCEIVER; MB/S;
D O I
10.1109/TCSI.2017.2762159
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an ultralow power asynchronous logic transmitter operating at 1 Gpps that achieves pulse synthesis using a double phase-locked loop (PLL) architecture for applications exploiting large-scale neuronal interfacing with CMOS probes. The 4 GHz center frequency OOK transmitter synthesizes 500 ps duration pulses from a 31.25 MHz crystal oscillator using a cascade of a master and a slave PLL with the latter locked to the former. Both PLLs are implemented with CMOS digital cells and ring oscillator-based VCO. A prototype fabricated in a 130 nm RFCMOS process operates at a measured 5 pJ/pulse energy budget for an active area of 0.04 mm(2). To generate timing references and packets for high data rate recording devices, the synthesizer core feeds also a logic interface operating at 250 MHz with four 1.2-3.3 V external parallel channels. From reset time, the master-slave PLL combination achieves locking in a measured time of 450 ns, settling is resolved in similar to 4 mu s, and the output pulses across the antenna load are generated with a 3.42 ps RMS jitter standard deviation. The obtained phase noise of a continuous OOK stream at 1 and 4 GHz, 1 MHz offset, is -103 and -93 dBc/Hz, respectively.
引用
收藏
页码:1096 / 1109
页数:14
相关论文
共 24 条
[1]   Wireless Multichannel Neural Recording With a 128-Mbps UWB Transmitter for an Implantable Brain-Machine Interfaces [J].
Ando, H. ;
Takizawa, K. ;
Yoshida, T. ;
Matsushita, K. ;
Hirata, M. ;
Suzuki, T. .
IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2016, 10 (06) :1068-1078
[2]  
Angotzi GN, 2015, IEEE ENG MED BIO, P877, DOI 10.1109/EMBC.2015.7318502
[3]  
Angotzi GN, 2015, I IEEE EMBS C NEUR E, P521, DOI 10.1109/NER.2015.7146674
[4]  
[Anonymous], 2014, N AM POW S NAPS
[5]   A 128-Channel 6 mW Wireless Neural Recording IC With Spike Feature Extraction and UWB Transmitter [J].
Chae, Moo Sung ;
Yang, Zhi ;
Yuce, Mehmet R. ;
Hoang, Linh ;
Liu, Wentai .
IEEE TRANSACTIONS ON NEURAL SYSTEMS AND REHABILITATION ENGINEERING, 2009, 17 (04) :312-321
[6]  
Crepaldi M, 2017, IEEE INT SYMP CIRC S
[7]   A 0.07 mm2 Asynchronous Logic CMOS Pulsed Receiver Based on Radio Events Self-Synchronization [J].
Crepaldi, Marco ;
Macis, Silvia ;
Ros, Paolo Motto ;
Demarchi, Danilo .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (03) :750-763
[8]   A 130-nm CMOS 0.007-mm2 Ring-Oscillator-Based Self-Calibrating IR-UWB Transmitter Using an Asynchronous Logic Duty-Cycled PLL [J].
Crepaldi, Marco ;
Demarchi, Danilo .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (05) :237-241
[9]   A Very Low-Complexity 0.3-4.4 GHz 0.004 mm2 All-Digital Ultra-Wide-Band Pulsed Transmitter for Energy Detection Receivers [J].
Crepaldi, Marco ;
Dapra, Davide ;
Bonanno, Alberto ;
Aulika, Ilze ;
Demarchi, Danilo ;
Civera, Pierluigi .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (10) :2443-2455
[10]   An Ultra-Wideband Impulse-Radio Transceiver Chipset Using Synchronized-OOK Modulation [J].
Crepaldi, Marco ;
Li, Chen ;
Fernandes, Jorge R. ;
Kinget, Peter R. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (10) :2284-2299