High-speed Cherry Hooper flash analog-to-digital converter

被引:1
|
作者
Faure, Nicolaas [1 ]
Sinha, Saurabh [1 ,2 ]
机构
[1] Univ Pretoria, Dept Elect Elect & Comp Engn, Pretoria, South Africa
[2] Univ Johannesburg, Fac Engn & Built Environm, Johannesburg, South Africa
关键词
Micro-circuit technology; Semiconductor technology; ADC; DESIGN;
D O I
10.1108/MI-08-2015-0075
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Purpose - The 60 GHz unlicensed band is being utilized for high-speed wireless networks with data rates in the gigabit range. To successfully make use of these high-speed signals in a digital system, a high-speed analog-to-digital converter (ADC) is necessary. This paper aims to present the use of a common collector (CC) input tree and Cherry Hooper (C-H) differential amplifier to enable analog-to-digital conversion at high frequencies. Design/methodology/approach - The CC input tree is designed to separate the input Miller capacitance of each comparator stage. The CC stages are biased to obtain bandwidth speeds higher than the comparator stages while using less current than the comparator stages. The C-H differential amplifier is modified to accommodate the low breakdown voltages of the technology node and implemented as a comparator. The comparator stages are biased to obtain a high output voltage swing and have a small signal bandwidth up to 29 GHz. Simulations were performed using foundry development kits to verify circuit operation. A two-bit ADC was prototyped in IBM's 130 nm SiGe BiCMOS 8HP technology node. Measurements were carried out on test printed circuit boards and compared with simulation results. Findings - The use of the added CC input tree showed a simulated bandwidth improvement of approximately 3.23 times when compared to a basic flash architecture, for a two-bit ADC. Measured results showed an effective number of bits (ENOB) of 1.18, from DC up to 2 GHz, whereas the simulated result was 1.5. The maximum measured integral non- linearity and differential non-linearity was 0.33 LSB. The prototype ADC had a figure of merit of 42 pJ/sample. Originality/value - The prototype ADC results showed that the group delay for the C-H comparator plays a critical role in ADC performance for high frequency input signals. For minimal component variation, the group delay between channels deviate from each other, causing incorrect output codes. The prototype ADC had a low gain which reduced the comparator performance. The two-bit CC C-H ADC is capable of achieving an ENOB close to 1.18, for frequencies up to 2 GHz, with 180 mW total power consumption.
引用
收藏
页码:22 / 29
页数:8
相关论文
共 50 条
  • [31] Review on High-Speed Dynamic Comparators for Analog to Digital Converters
    Krishna, Komala
    Nambath, Nandakumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (13)
  • [32] A multichannel analog-to-digital converter of signals of silicon photomultiplier arrays
    Bocharov, Yu. I.
    Butuzov, V. A.
    Simakov, A. B.
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 2015, 58 (05) : 623 - 630
  • [33] High speed CMOS digital-to-analog converter with linear interpolator
    Wang, HW
    Chan, CF
    Choy, CS
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2000, 46 (04) : 1137 - 1142
  • [34] A low cost, high speed, multichannel analog to digital converter board
    Ameli, F.
    Battaglieri, M.
    Bondi, M.
    Capodiferro, M.
    Celentano, A.
    Chiarusi, T.
    Chiodi, G.
    De Napoli, M.
    Lunadei, R.
    Marsicano, L.
    Musico, P.
    Pratolongo, F.
    Recchia, L.
    Ruggieri, D.
    Stellato, L.
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2019, 936 : 286 - 287
  • [35] A high speed analog to digital converter for ultra wide band applications
    Mohan, Anand
    Zayegh, Aladin
    Stojcevski, Alex
    EMERGING DIRECTIONS IN EMBEDDED AND UBIQUITOUS COMPUTING, PROCEEDINGS, 2007, 4809 : 169 - 180
  • [36] A High Speed Low Power Pipelined SAR Analog to Digital Converter
    Kuo, Ko-Chi
    17TH IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2019), 2019,
  • [37] An efficient power reduction technique for CMOS flash analog-to-digital converters
    Hwang, Yuh-Shyan
    Huang, Po-Hsiang
    Hwang, Bo-Han
    Chen, Jiann-Jong
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 61 (03) : 271 - 278
  • [38] A comprehensive review of time skew background calibration and mitigation techniques in high-speed time-interleaved analog-to-digital converters
    Navidi, Seyedeh Masoumeh
    Navidi, Mir Mohammad
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2025, 53 (01) : 512 - 544
  • [39] A Survey on Analog-to-Digital Converter Integrated Circuits for Miniaturized High Resolution Ultrasonic Imaging System
    Chen, Dongdong
    Cui, Xinhui
    Zhang, Qidong
    Li, Di
    Cheng, Wenyang
    Fei, Chunlong
    Yang, Yintang
    MICROMACHINES, 2022, 13 (01)
  • [40] Design of a low-power flash analog-to-digital converter chip for temperature sensors in 0.18 μm CMOS process
    Al, Al
    Reaz, Mamun Bin Ibne
    Jalil, Jubayer
    Alauddin, Mohd
    Ali, Mohd
    ACTA SCIENTIARUM-TECHNOLOGY, 2015, 37 (01) : 33 - 40