High-speed Cherry Hooper flash analog-to-digital converter

被引:1
|
作者
Faure, Nicolaas [1 ]
Sinha, Saurabh [1 ,2 ]
机构
[1] Univ Pretoria, Dept Elect Elect & Comp Engn, Pretoria, South Africa
[2] Univ Johannesburg, Fac Engn & Built Environm, Johannesburg, South Africa
关键词
Micro-circuit technology; Semiconductor technology; ADC; DESIGN;
D O I
10.1108/MI-08-2015-0075
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Purpose - The 60 GHz unlicensed band is being utilized for high-speed wireless networks with data rates in the gigabit range. To successfully make use of these high-speed signals in a digital system, a high-speed analog-to-digital converter (ADC) is necessary. This paper aims to present the use of a common collector (CC) input tree and Cherry Hooper (C-H) differential amplifier to enable analog-to-digital conversion at high frequencies. Design/methodology/approach - The CC input tree is designed to separate the input Miller capacitance of each comparator stage. The CC stages are biased to obtain bandwidth speeds higher than the comparator stages while using less current than the comparator stages. The C-H differential amplifier is modified to accommodate the low breakdown voltages of the technology node and implemented as a comparator. The comparator stages are biased to obtain a high output voltage swing and have a small signal bandwidth up to 29 GHz. Simulations were performed using foundry development kits to verify circuit operation. A two-bit ADC was prototyped in IBM's 130 nm SiGe BiCMOS 8HP technology node. Measurements were carried out on test printed circuit boards and compared with simulation results. Findings - The use of the added CC input tree showed a simulated bandwidth improvement of approximately 3.23 times when compared to a basic flash architecture, for a two-bit ADC. Measured results showed an effective number of bits (ENOB) of 1.18, from DC up to 2 GHz, whereas the simulated result was 1.5. The maximum measured integral non- linearity and differential non-linearity was 0.33 LSB. The prototype ADC had a figure of merit of 42 pJ/sample. Originality/value - The prototype ADC results showed that the group delay for the C-H comparator plays a critical role in ADC performance for high frequency input signals. For minimal component variation, the group delay between channels deviate from each other, causing incorrect output codes. The prototype ADC had a low gain which reduced the comparator performance. The two-bit CC C-H ADC is capable of achieving an ENOB close to 1.18, for frequencies up to 2 GHz, with 180 mW total power consumption.
引用
收藏
页码:22 / 29
页数:8
相关论文
共 50 条
  • [21] Implementation of a Delta-Sigma Analog-to-Digital Converter
    Hsieh, Chin-Fa
    Tsai, Tsung-Han
    Chen, Chun-Sheng
    Hsieh, Yu-Hao
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON INTELLIGENT TECHNOLOGIES AND ENGINEERING SYSTEMS (ICITES2014), 2016, 345 : 257 - 262
  • [22] A Novel All-Optical Analog-to-Digital Converter
    Xiaobo Hou
    Afshin Daryoush
    Warren Rosen
    光学学报, 2003, (S1) : 603 - 604
  • [23] Experimental evaluation of resolution enhancement of a phase-shifted all optical analog-to-digital converter using an electrical analog-to-digital converter array
    王杨
    张洪明
    窦玉杰
    姚敏玉
    ChineseOpticsLetters, 2013, 11 (08) : 1 - 3
  • [24] INTEGRATED SUCCESSIVE APPROXIMATION REGISTER ANALOG-TO-DIGITAL CONVERTER FOR HEALTHCARE SYSTEMS APPLICATIONS
    Lai, Wen-Cheng
    Huang, Jhin-Fang
    Ye, Ting
    Shih, Chieh Wen
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [25] Asynchronous 4-bit Flash Analog-to-digital CMOS Converter with Over- and Underflow Detection System
    Frankiewicz, Maciej
    Mroszczyk, Przemystaw
    Golda, Adam
    Kos, Andrzej
    MIXDES 2009: PROCEEDINGS OF THE 16TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, : 234 - 237
  • [26] A low power 10-bit flash analog-to-digital converter with divide and collate subranging conversion scheme
    Begum, F.
    Mishra, S.
    Dandapat, A.
    SCIENTIA IRANICA, 2021, 28 (06) : 3464 - 3479
  • [27] High-resolution calibrated successive-approximation-register analog-to-digital converter
    Cao, Chao
    Guo, Haijun
    INTEGRATION-THE VLSI JOURNAL, 2022, 87 : 205 - 210
  • [28] A Combo Analog-to-Digital/Analog-to-Multiple-Value Converter with Configurable Resolution
    Petrellis, Nikos
    Birbas, Michael
    Kikidis, John
    Birbas, Alex
    2009 APPLIED ELECTRONICS, INTERNATIONAL CONFERENCE, 2009, : 203 - 206
  • [29] Thermometer-to-binary Encoder with Bubble Error Correction (BEC) Circuit for Flash Analog-to-Digital Converter (FADC)
    Hieu, Bui Van
    Beak, Seunghyun
    Choi, Seunghwan
    Seon, Jongkook
    Jeong, Taikyeong Ted.
    2010 THIRD INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRONICS (ICCE), 2010, : 102 - 106
  • [30] Level-Shifted Neural Encoded Analog-to-Digital Converter
    Tankimanova, Aigerim
    Maan, Akshay Kumar
    James, Alex Pappachen
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 377 - 380