High-speed Cherry Hooper flash analog-to-digital converter

被引:1
|
作者
Faure, Nicolaas [1 ]
Sinha, Saurabh [1 ,2 ]
机构
[1] Univ Pretoria, Dept Elect Elect & Comp Engn, Pretoria, South Africa
[2] Univ Johannesburg, Fac Engn & Built Environm, Johannesburg, South Africa
关键词
Micro-circuit technology; Semiconductor technology; ADC; DESIGN;
D O I
10.1108/MI-08-2015-0075
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Purpose - The 60 GHz unlicensed band is being utilized for high-speed wireless networks with data rates in the gigabit range. To successfully make use of these high-speed signals in a digital system, a high-speed analog-to-digital converter (ADC) is necessary. This paper aims to present the use of a common collector (CC) input tree and Cherry Hooper (C-H) differential amplifier to enable analog-to-digital conversion at high frequencies. Design/methodology/approach - The CC input tree is designed to separate the input Miller capacitance of each comparator stage. The CC stages are biased to obtain bandwidth speeds higher than the comparator stages while using less current than the comparator stages. The C-H differential amplifier is modified to accommodate the low breakdown voltages of the technology node and implemented as a comparator. The comparator stages are biased to obtain a high output voltage swing and have a small signal bandwidth up to 29 GHz. Simulations were performed using foundry development kits to verify circuit operation. A two-bit ADC was prototyped in IBM's 130 nm SiGe BiCMOS 8HP technology node. Measurements were carried out on test printed circuit boards and compared with simulation results. Findings - The use of the added CC input tree showed a simulated bandwidth improvement of approximately 3.23 times when compared to a basic flash architecture, for a two-bit ADC. Measured results showed an effective number of bits (ENOB) of 1.18, from DC up to 2 GHz, whereas the simulated result was 1.5. The maximum measured integral non- linearity and differential non-linearity was 0.33 LSB. The prototype ADC had a figure of merit of 42 pJ/sample. Originality/value - The prototype ADC results showed that the group delay for the C-H comparator plays a critical role in ADC performance for high frequency input signals. For minimal component variation, the group delay between channels deviate from each other, causing incorrect output codes. The prototype ADC had a low gain which reduced the comparator performance. The two-bit CC C-H ADC is capable of achieving an ENOB close to 1.18, for frequencies up to 2 GHz, with 180 mW total power consumption.
引用
收藏
页码:22 / 29
页数:8
相关论文
共 50 条
  • [21] SEU Characterization of High-speed Analog-to-digital Converter Based on Beat Frequency
    Peng H.
    Li Z.
    Zheng H.
    Yu C.
    Yuanzineng Kexue Jishu/Atomic Energy Science and Technology, 2020, 54 (05): : 857 - 862
  • [22] High-speed operation of front-end circuit of analog-to-digital converter
    Furuta, F
    Saitoh, K
    Takagi, K
    PHYSICA C-SUPERCONDUCTIVITY AND ITS APPLICATIONS, 2003, 392 : 1451 - 1455
  • [23] Wideband signal detection based on high-speed photonic analog-to-digital converter
    杨光
    邹卫文
    袁野
    陈建平
    ChineseOpticsLetters, 2018, 16 (03) : 10 - 14
  • [24] Design of an ultra high-speed all-optical analog-to-digital converter
    Hou, XB
    Daryoush, A
    Rosen, W
    PROCEEDINGS OF THE IEEE 2004 RADAR CONFERENCE, 2004, : 520 - 523
  • [25] A Time-Encoding Machine Based High-Speed Analog-to-Digital Converter
    Kong, Xiangming
    Matic, Roy
    Xu, Zhiwei
    Kukshya, Vikas
    Petre, Peter
    Jensen, Joe
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2012, 2 (03) : 552 - 563
  • [26] HIGH-SPEED ANALOG-TO-DIGITAL SLIP METERS
    KOVALEV, AM
    MEASUREMENT TECHNIQUES, 1979, 22 (09) : 1116 - 1118
  • [27] High-Speed 8-Bit Analog-to-Digital Converter Without Digital-to-Analog Conversion.
    Tutuncuoglu, Ergur
    Elektronik Munchen, 1981, 30 (25-26): : 66 - 68
  • [28] Design of high-speed analog-to-digital interface in digital technologies
    Uyttenhove, K
    Steyaert, M
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 493 - 496
  • [29] High-Speed CMOS Analog-to-Digital Converter for Front-End Receiver Applications
    Mariano, A.
    Goumballa, B.
    Dallet, D.
    Deval, Y.
    Begueret, J-B.
    SBCCI2007: 20TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, 2007, : 27 - 30
  • [30] AN OPTIMIZED LOW POWER PIPELINE ANALOG-TO-DIGITAL CONVERTER FOR HIGH-SPEED WLAN APPLICATION
    Ye, Mao
    Wu, Bin
    Zhu, Yongxu
    Zhou, Yumei
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (05)