Hotspot Cooling in Stacked Chips Using Thermoelectric Coolers

被引:33
作者
Redmond, Matthew [1 ]
Manickaraj, Kavin [1 ]
Sullivan, Owen [1 ]
Mukhopadhyay, Saibal [2 ]
Kumar, Satish [1 ]
机构
[1] Georgia Inst Technol, George W Woodruff Sch Mech Engn, Atlanta, GA 30332 USA
[2] Georgia Inst Technol, Dept Elect & Comp Engn, Atlanta, GA 30332 USA
来源
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY | 2013年 / 3卷 / 05期
基金
美国国家科学基金会;
关键词
packaging; thermoelectric devices; through-silicon vias; THERMAL MANAGEMENT; DEVICES; TEMPERATURE; SYSTEM;
D O I
10.1109/TCPMT.2012.2226721
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
3-D technologies with stacked chips have the potential to provide new chip architecture, and improved device density, performance, efficiency, and bandwidth. The increased power density in 3-D technologies can become a daunting challenge for heat removal. Furthermore, power density can be highly nonuniform, leading to time-and space-varying hotspots, which can severely affect performance and reliability of integrated circuits. It is important to mitigate on-chip thermal gradients while considering the associated cooling costs. One efficient method of hotspot thermal management is to use superlattice thermoelectric coolers (TECs), which can provide on demand and localized cooling. In this paper, a detailed 3-D thermal model of a stacked electronic package with two dies and four ultrathin integrated TECs is developed to investigate the efficacy of TECs in hotspot cooling for 3-D technology. A strong vertical coupling has been observed between TECs located in top and bottom dies. Bottom TECs can significantly heat the top hotspots in both steady-state and transient operation. TECs need to be carefully placed inside the package to avoid such undesired heating. Thermal contact resistances between dies, inside the TEC module, and between TEC and heat spreader are shown to have a crucial effect on the TEC performance. We observe up to 5.6 degrees C of active hotspot cooling in steady state and 7.4 degrees C of active hotspot cooling using a square root current pulse.
引用
收藏
页码:759 / 767
页数:9
相关论文
共 32 条
[1]   On-chip Hot Spot Remediation with Miniaturized Thermoelectric Coolers [J].
Bar-Cohen, Avram ;
Wang, Peng .
MICROGRAVITY SCIENCE AND TECHNOLOGY, 2009, 21 :351-359
[2]  
Black B, 2006, INT SYMP MICROARCH, P469
[3]   Recent developments in thermoelectric materials [J].
Chen, G ;
Dresselhaus, MS ;
Dresselhaus, G ;
Fleurial, JP ;
Caillat, T .
INTERNATIONAL MATERIALS REVIEWS, 2003, 48 (01) :45-66
[4]  
Chowdhury I, 2009, NAT NANOTECHNOL, V4, P235, DOI [10.1038/nnano.2008.417, 10.1038/NNANO.2008.417]
[5]   On-chip thermal management with microchannel heat sinks and integrated micropumps [J].
Garimella, Suresh V. ;
Singhal, Vishal ;
Liu, Dong .
PROCEEDINGS OF THE IEEE, 2006, 94 (08) :1534-1548
[6]   Placement of thermal bias in 3-D ICs using various thermal objectives. [J].
Goplen, B ;
Sapatnekar, SS .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (04) :692-709
[7]   Fluid-to-Fluid Spot-to-Spreader (F2/S2) Hybrid Heat Sink for Integrated Chip-Level and Hot Spot-Level Thermal Management [J].
Green, Craig ;
Fedorov, Andrei G. ;
Joshi, Yogendra K. .
JOURNAL OF ELECTRONIC PACKAGING, 2009, 131 (02) :0250021-02500210
[8]   Ultrathin Thermoelectric Devices for On-Chip Peltier Cooling [J].
Gupta, Man Prakash ;
Sayer, Min-Hee ;
Mukhopadhyay, Saibal ;
Kumar, Satish .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (09) :1395-1405
[9]   Hotspot-limited microprocessors: Direct temperature and power distribution measurements [J].
Hamann, Hendrik F. ;
Weger, Alan ;
Lacey, James A. ;
Hu, Zhigang ;
Cohen, Erwin ;
Wakil, Jamil .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (01) :56-65
[10]   FAST TRANSIENT-RESPONSE OF NOVEL PELTIER JUNCTIONS [J].
HOYOS, GE ;
RAO, KR ;
JERGER, D .
ENERGY CONVERSION, 1977, 17 (01) :45-54