Novel Transistor Level Realization of Ultra Low Power High-speed Adiabatic Vedic Multiplier

被引:0
作者
Chanda, M.
Banerjee, S.
Saha, D.
Jain, S.
机构
来源
2013 IEEE INTERNATIONAL MULTI CONFERENCE ON AUTOMATION, COMPUTING, COMMUNICATION, CONTROL AND COMPRESSED SENSING (IMAC4S) | 2013年
关键词
adiabatic; single phase; low power; multiplier;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we describe an energy-efficient Vedic multiplier structure using Energy Efficient Adiabatic Logic (EEAL). The power consumption of the proposed multiplier is significantly low because the energy transferred to the load capacitance is mostly recovered. The proposed 8x8 CMOS and adiabatic multiplier structure have been designed in a TSMC 0.18 mu m CMOS process technology and verified by Cadence Design Suite. Both simulation and measurement results verify the functionality of such logic, making it suitable for implementing energy-aware and performance- efficient very-large scale integration (VLSI) circuitry.
引用
收藏
页码:801 / 806
页数:6
相关论文
共 16 条
[1]  
Afshar H. P., IEEE T VLSI SYSTEM, V18, P577
[2]  
Asati A., 2008, ICIIS 2008 DEC, P1
[3]  
Chanda Manas., 2009, Industrial Polymers, Specialty Polymers, and Their Applications, P1
[4]   High-Level Synthesis Algorithm for the Design of Reconfigurable Constant Multiplier [J].
Chen, Jiajia ;
Chang, Chip-Hong .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (12) :1844-1856
[5]  
Gang Z., IEEE T VLSI SYSTEM, V18, P1057
[6]  
Himanshu Thapliyal, 2005, 2005 48th IEEE International Midwest Symposium on Circuits and Systems (IEEE Cat. No. 05CH37691), P826
[7]   High-performance left-to-right array multiplier design [J].
Huang, ZJ ;
Ercegovac, MD .
16TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2003, :4-11
[8]  
Jagadguru Swami Sri Bharath B., 1986, VEDIC MATH 16 SIMPLE
[9]   An Efficient Architecture of RNS Based Wallace Tree Multiplier for DSP Applications [J].
Kundu, Partha Pratim ;
Bandyopadhyay, Oishila ;
Sinha, Amitabha .
2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, :221-224
[10]  
PARAMASIVAM ME, 2010, IEEE 2 INT ADV COMP, P25