Channel linearity mismatch effects in time-interleaved ADC systems

被引:0
作者
Kurosawa, N [1 ]
Kobayashi, H
Kobayashi, K
机构
[1] Gunma Univ, Fac Engn, Dept Elect Engn, Kiryu, Gumma 3768515, Japan
[2] LeCroy Corp, Chestnut Ridge, NY 10977 USA
来源
IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES | 2002年 / E85A卷 / 04期
关键词
ADC; interleave; channel mismatch; DNL; INL;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A time-interleaved ADC system is an effective way to implement a high-sampling-rate ADC with relatively slow circuits, In the system, several channel ADCs operate at interleaved sampling times as if they were effectively a single ADC operating at a much higher sampling rate. Mismatches among channel ADCs degrade SNR and SFDR of the ADC system as a whole, and the effects of offset, gain and bandwidth mismatches as well as timing skew of the clocks distributed to the channels have been well investigated. This paper investigates the channel linearity mismatch effects in the time-interleaved ADC system, which are very important in practice but had not been investigated previously. We consider two cases: differential nonlinearity mismatch and integral nonlinearity mismatch cases, Our numerical simulation shows distinct features of such mismatch especially in frequency domain. The derived results call be useful for deriving calibration algorithms to compensate for the channel mismatch effects.
引用
收藏
页码:749 / 756
页数:8
相关论文
共 50 条
  • [41] Channel Mismatches Estimation in Time-Interleaved ADCs Based on Input Dependent Estimating Model
    Liu, Sujuan
    Wang, Junshan
    Qi, Peipei
    Chen, Jianxin
    FOURTH INTERNATIONAL CONFERENCE ON DIGITAL IMAGE PROCESSING (ICDIP 2012), 2012, 8334
  • [42] A Low-Power Second-Order Two-Channel Time-Interleaved ΣΔ Modulator for Broadband Applications
    Yang, Xiao
    Zhang, Hong
    Chen, Guican
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (06) : 852 - 859
  • [43] Time-Interleaved Analog-to-Digital Conversion With Online Adaptive Equalization
    Liu, Wenbo
    Chiu, Yun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (07) : 1384 - 1395
  • [44] Analysis and Correction of Combined Channel Mismatch Effects in Frequency-Interleaved ADCs
    Song, Jinpeng
    Tian, Shulin
    Hu, Yu-Hen
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (02) : 655 - 668
  • [45] DSO-based Signal Reconstruction Of Time-interleaved
    Hu Lidan
    Wang Zibin
    Jin Wei
    2008 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2, 2008, : 944 - 947
  • [46] Calibration of Time-Interleaved Errors in Digital Real-Time Oscilloscopes
    Cho, Chihyun
    Lee, Joo Gwang
    Hale, Paul D.
    Jargon, Jeffrey A.
    Jeavons, Peter
    Schlager, John B.
    Dienstfrey, Andrew
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2016, 64 (11) : 4071 - 4079
  • [47] A 0.8-mW 5-bit 250-MS/s Time-Interleaved Asynchronous Digital Slope ADC
    Harpe, Pieter J. A.
    Zhou, Cui
    Philips, Kathleen
    de Groot, Harmke
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (11) : 2450 - 2457
  • [48] A 1 GS/s 10b 18.9 mW Time-Interleaved SAR ADC With Background Timing Skew Calibration
    Lee, Sunghyuk
    Chandrakasan, Anantha P.
    Lee, Hae-Seung
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (12) : 2846 - 2856
  • [49] A NOVEL 4-BITS 10GS/S ADC COMBINING TIME-INTERLEAVED AND DOUBLE-SAMPLING TECHNIQUES
    Hu, Rongbin
    Yang, Yujun
    Wang, Yuxin
    Chen, Guangbing
    2011 INTERNATIONAL CONFERENCE ON INSTRUMENTATION, MEASUREMENT, CIRCUITS AND SYSTEMS ( ICIMCS 2011), VOL 1: INSTRUMENTATION, MEASUREMENT, CIRCUITS AND SYSTEMS, 2011, : 371 - 374
  • [50] A 13bit 5GS/s ADC with time-interleaved chopping calibration in 16nm FinFET
    Vaz, Bruno
    Verbruggen, Bob
    Erdmann, Christophe
    Collins, Diarmuid
    Mcgrath, John
    Boumaalif, Ali
    Cullen, Edward
    Walsh, Darragh
    Morgado, Alonso
    Mesadri, Conrado
    Long, Brian
    Pathepuram, Rajitha
    De La Torre, Ronnie
    Manlapat, Alvin
    Karyotis, Georgios
    Tsaliagos, Dimitris
    Lynch, Patrick
    Lim, Peng
    Breathnach, Daire
    Farley, Brendan
    2018 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2018, : 99 - 100