Channel linearity mismatch effects in time-interleaved ADC systems

被引:0
作者
Kurosawa, N [1 ]
Kobayashi, H
Kobayashi, K
机构
[1] Gunma Univ, Fac Engn, Dept Elect Engn, Kiryu, Gumma 3768515, Japan
[2] LeCroy Corp, Chestnut Ridge, NY 10977 USA
来源
IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES | 2002年 / E85A卷 / 04期
关键词
ADC; interleave; channel mismatch; DNL; INL;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A time-interleaved ADC system is an effective way to implement a high-sampling-rate ADC with relatively slow circuits, In the system, several channel ADCs operate at interleaved sampling times as if they were effectively a single ADC operating at a much higher sampling rate. Mismatches among channel ADCs degrade SNR and SFDR of the ADC system as a whole, and the effects of offset, gain and bandwidth mismatches as well as timing skew of the clocks distributed to the channels have been well investigated. This paper investigates the channel linearity mismatch effects in the time-interleaved ADC system, which are very important in practice but had not been investigated previously. We consider two cases: differential nonlinearity mismatch and integral nonlinearity mismatch cases, Our numerical simulation shows distinct features of such mismatch especially in frequency domain. The derived results call be useful for deriving calibration algorithms to compensate for the channel mismatch effects.
引用
收藏
页码:749 / 756
页数:8
相关论文
共 50 条
  • [31] A 12.8 GS/s Time-Interleaved ADC With 25 GHz Effective Resolution Bandwidth and 4.6 ENOB
    Duan, Yida
    Alon, Elad
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (08) : 1725 - 1738
  • [32] All-Digital Background Calibration Technique for Time-Interleaved ADC Using Pseudo Aliasing Signal
    Matsuno, Junya
    Yamaji, Takafumi
    Furuta, Masanori
    Itakura, Tetsuro
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (05) : 1113 - 1121
  • [33] Channel Mismatches Correction in Time-Interleaved ADCs Based on Hybrid Filter Bank Reconstruction
    LIU Sujuan
    ZHUO Li
    JIANG Wenshu
    ZHANG Meihui
    Chinese Journal of Electronics, 2014, 23 (01) : 75 - 80
  • [34] A Fully Digital Background Calibration Technique for M-Channel Time-Interleaved ADCs
    Sadeque Reza Khan
    Adnan Ahmed Hashmi
    GoangSeog Choi
    Circuits, Systems, and Signal Processing, 2017, 36 : 3303 - 3319
  • [35] A Fully Digital Background Calibration Technique for M-Channel Time-Interleaved ADCs
    Khan, Sadeque Reza
    Hashmi, Adnan Ahmed
    Choi, GoangSeog
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2017, 36 (08) : 3303 - 3319
  • [36] Channel Mismatches Correction in Time-Interleaved ADCs Based on Hybrid Filter Bank Reconstruction
    Liu Sujuan
    Zhuo Li
    Jiang Wenshu
    Zhang Meihui
    CHINESE JOURNAL OF ELECTRONICS, 2014, 23 (01) : 75 - 80
  • [37] All-Digital Calibration of Timing Mismatch Error in Time-Interleaved Analog-to-Digital Converters
    Chen, Shuai
    Wang, Luke
    Zhang, Hong
    Murugesu, Rosanah
    Dunwell, Dustin
    Carusone, Anthony Chan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (09) : 2552 - 2560
  • [38] Research progress of time-interleaved analog-to-digital converters
    Niu Guangshan
    Liu Cong
    Zhang Jianwei
    Li Xuetao
    Luo Xiangdong
    INTEGRATION-THE VLSI JOURNAL, 2021, 81 : 313 - 321
  • [39] A power-efficient two-channel time-interleaved ΣΔ modulator for broadband applications
    Lee, Kye-Shin
    Kwon, Sunwoo
    Maloberti, Franco
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (06) : 1206 - 1215
  • [40] Modeling of Jitter and its Effects on Time Interleaved ADC Conversion
    Parkey, Charna R.
    Mikhael, Wasfy B.
    Chester, David B.
    Hunter, Matthew T.
    IEEE AUTOTESTCON 2011: SYSTEMS READINESS TECHNOLOGY CONFERENCE, 2011, : 367 - 372