Channel linearity mismatch effects in time-interleaved ADC systems

被引:0
|
作者
Kurosawa, N [1 ]
Kobayashi, H
Kobayashi, K
机构
[1] Gunma Univ, Fac Engn, Dept Elect Engn, Kiryu, Gumma 3768515, Japan
[2] LeCroy Corp, Chestnut Ridge, NY 10977 USA
来源
IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES | 2002年 / E85A卷 / 04期
关键词
ADC; interleave; channel mismatch; DNL; INL;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A time-interleaved ADC system is an effective way to implement a high-sampling-rate ADC with relatively slow circuits, In the system, several channel ADCs operate at interleaved sampling times as if they were effectively a single ADC operating at a much higher sampling rate. Mismatches among channel ADCs degrade SNR and SFDR of the ADC system as a whole, and the effects of offset, gain and bandwidth mismatches as well as timing skew of the clocks distributed to the channels have been well investigated. This paper investigates the channel linearity mismatch effects in the time-interleaved ADC system, which are very important in practice but had not been investigated previously. We consider two cases: differential nonlinearity mismatch and integral nonlinearity mismatch cases, Our numerical simulation shows distinct features of such mismatch especially in frequency domain. The derived results call be useful for deriving calibration algorithms to compensate for the channel mismatch effects.
引用
收藏
页码:749 / 756
页数:8
相关论文
共 50 条
  • [21] A Charge Pump Based Timing-Skew Calibration for Time-Interleaved ADC
    Zhang, Peng
    Chen, Zhijie
    Wei, He-Gong
    Sin, Sai-Weng
    U, Seng-Pan
    Wang, Zhihua
    Martins, Rui Paulo
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [22] Timing error calibration in time-interleaved ADC by sampling clock phase adjustment
    Liu, Zheng
    Honda, Kazutaka
    Furuta, Masanori
    Kawahito, Shoji
    2007 IEEE INSTRUMENTATION & MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1-5, 2007, : 1179 - +
  • [23] Digital Timing Error Calibration of Time-Interleaved ADC with Low Sample Rate
    Neitola, Marko
    2020 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS), 2020,
  • [24] A 10 GS/s 6 b Time-Interleaved Partially Active Flash ADC
    Yang, Xiaochen
    Liu, Jin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (08) : 2272 - 2280
  • [25] Adaptive Blind Background Calibration of Polynomial-Represented Frequency Response Mismatches in a Two-Channel Time-Interleaved ADC
    Saleem, Shahzad
    Vogel, Christian
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (06) : 1300 - 1310
  • [26] AN ADAPTIVE SYNTHESIS CALIBRATION METHOD FOR TIME-INTERLEAVED SAMPLING SYSTEMS
    Pan, Huiqing
    Tian, Shulin
    Ye, Peng
    METROLOGY AND MEASUREMENT SYSTEMS, 2010, 17 (03) : 405 - 414
  • [27] Digital Calibration for Gain, Time Skew, and Bandwidth Mismatch in Under-Sampling Time-Interleaved System
    Hu, Min
    Yi, Pengxing
    APPLIED SCIENCES-BASEL, 2022, 12 (21):
  • [28] Split-Based Time-interleaved ADC with Digital Background Timing-skew Calibration
    Guo, Mingqiang
    Sin, Sai-Weng
    Seng-Pan, U.
    Martins, R. P.
    2017 13TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2017, : 113 - 116
  • [29] Estimation techniques for timing mismatch in Time-interleaved Analog-to-Digital Converters: Limitations and solutions
    Han Le Duc
    Jabbour, Chadi
    Desgreys, Patricia
    Van Tam Nguyen
    23RD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS CIRCUITS AND SYSTEMS (ICECS 2016), 2016, : 297 - 300
  • [30] A four-channel time-interleaved 30-GS/s 6-bit ADC in 0.18 μm SiGe BiCMOS technology
    Xiaoge ZHU
    Danyu WU
    Lei ZHOU
    Yinkun HUANG
    Jin WU
    Xinyu LIU
    Science China(Information Sciences), 2017, 60 (12) : 283 - 285