共 30 条
A Symmetrical Multilevel Inverter Topology with Minimal Switch Count and Total Harmonic Distortion
被引:13
作者:
Janardhan, Kavali
[1
]
Mittal, Arvind
[1
]
Ojha, Amit
[2
]
机构:
[1] Maulana Azad Natl Inst Technol, Energy Ctr, Bhopal 462003, Madhya Pradesh, India
[2] Maulana Azad Natl Inst Technol, Dept Elect Engn, Bhopal 462003, Madhya Pradesh, India
关键词:
Multilevel inverter (MLI);
sinusoidal pulse width modulation (SPWM);
reduced power component count;
dSPACE;
1104;
total harmonic distortion (THD);
REDUCED NUMBER;
CONVERTER;
CONFIGURATION;
D O I:
10.1142/S0218126620501741
中图分类号:
TP3 [计算技术、计算机技术];
学科分类号:
0812 ;
摘要:
A multilevel inverter (MLI) with reduced number of power devices, especially for the higher output levels, is presented in this paper. The generalized topology for (2n + 1) level MLI is developed with symmetrical isolated dc sources and (n + 3) number of switches. A five-level MLI is developed with five power switches and then by adding each one additional switch two more levels are added in the output voltage waveform. With the help of lookup table, the working principle of the proposed five-level MLI topology is explained. Sinusoidal pulse width modulation-phase disposition control technique has been used to get a minimal total harmonic distortion (THD). The proposed MLI topology is simulated on the MATLAB platform. The laboratory prototype is developed for five-level MLI, and the experimental results obtained validate the simulation studies. The dSPACE 1104 is used for generating gate pulses in case of experimentation. The output voltage and current THDs obtained are 9.20% and 4.60%, respectively; the harmonics are mitigated more with five-level inverter. The proposed topology is compared with the cascaded H-bridge multilevel inverter.
引用
收藏
页数:16
相关论文