BILBO-friendly Hybrid BIST Architecture with Asymmetric Polynomial Reseeding

被引:0
作者
Sadredini, Elahe [1 ,2 ]
Najafi, Mohammadreza [2 ]
Fathy, Mahmood [1 ]
Navabi, Zeinalabedin [2 ]
机构
[1] Iran Univ Sci & Technol, Dept Comp Engn, Tehran 1684613114, Iran
[2] Univ Tehran, Fac Engn, Dept Elect & Comp Engn, Tehran 14174, Iran
来源
2012 16TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS) | 2012年
关键词
component; BIST; DFT; BILBO; hybrid; reconfigurable; SoC testing; SELF-TEST; MINIMIZATION; SEEDS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
By advances in technology, integrated circuits have come to include more functionality and more complexity in a single chip. Although methods of testing have improved, but the increase in complexity of circuits, keeps testing a challenging problem. Two important challenges in testing of digital circuits are test time and accessing the circuit under test (CUT) for testing. These challenges become even more important in complex system on chip (SoC) zone. This paper presents a multi-stage test strategy to be implemented on a BIST architecture for reducing test time of a simple core as solution for more global application of SoC testing strategy. This strategy implements its test pattern generation and output response analyzer in a BILBO architecture. The proposed method benefits from an irregular polynomial BILBO (IP-BILBO) structure to improve its test results. Experimental results on ISCAS-89 benchmark circuits show an average of 35% improvement in test time in proportion to pervious work.
引用
收藏
页码:145 / 149
页数:5
相关论文
共 19 条
[1]  
A'ain A., 2009, INN TECHN INT SYST I, P236
[2]  
Abramovici M., 1990, DIGITAL SYSTEMS TEST
[3]   CRITICAL ROLE OF PRIMITIVE POLYNOMIALS IN AN LFSR BASED TESTING TECHNIQUE [J].
AHMAD, A ;
NANDA, NK ;
GARG, K .
ELECTRONICS LETTERS, 1988, 24 (15) :953-955
[4]  
Alaus L., 2009, SIGN CIRC SYST SCS 2, P1
[5]  
BARDELL PH, 1982, P INT TEST C, P200
[6]   RANDOM-PATTERN COVERAGE ENHANCEMENT AND DIAGNOSIS FOR LSSD LOGIC SELF-TEST [J].
EICHELBERGER, EB ;
LINDBLOOM, E .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1983, 27 (03) :265-272
[7]  
Ghosh P., 2009, IND C INDICON 2009 A, P1
[8]  
Islam S.Z., 2009, IND EL APPL 2009 ISI, V1, P362
[9]  
Jervan G, 2007, DSD 2007: 10TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, P596, DOI 10.1109/DSD.2007.4341529
[10]   A unified method for phase shifter computation [J].
Kagaris, D .
ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2005, 10 (01) :157-167