MIRA: A multi-layered on-chip interconnect router architecture

被引:99
作者
Park, Dongkook [1 ]
Eachempati, Soumya [1 ]
Das, Reetuparna [1 ]
Mishra, Asit K. [1 ]
Xie, Yuan [1 ]
Vijaykrishnan, N. [1 ]
Das, Chita R. [1 ]
机构
[1] Penn State Univ, Dept Comp Sci & Engn, University Pk, PA 16802 USA
来源
ISCA 2008 PROCEEDINGS: 35TH INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE | 2008年
关键词
D O I
10.1109/ISCA.2008.13
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Recently, Network-on-Chip (NoC) architectures have gained popularity to address the interconnect delay problem for designing CMP/multi-core/SoC systems in deep sub-micron technology. However, almost all prior studies have focused on 2D NoC designs. Since three dimensional (3D) integration has emerged to mitigate the interconnect delay problem, exploring the NoC design space in 3D can provide ample opportunities to design high performance and energy-efficient NoC architectures. In this paper, we propose a 3D stacked NoC router architecture, called MIRA, which unlike the 3D routers in previous works, is stacked into multiple layers and optimized to reduce the overall area requirements and power consumption. We discuss the design details of a four-layer 3D NoC and its enhanced version with additional express channels, and compare them against a (6x6) 2D design and a baseline 3D design. All the designs are evaluated using a cycle-accurate 3D NoC simulator, and integrated with the Orion power model for performance and power analysis. The simulation results with synthetic and application traces demonstrate that the proposed multi-layered NoC routers can outperform the 2D and naive 3D designs in terms of performance and power. It can achieve up to 42% reduction in power consumption and up to 51% improvement in average latency with synthetic workloads. With real workloads, these benefits are around 67% and 38%, respectively.
引用
收藏
页码:251 / 261
页数:11
相关论文
共 49 条
[1]   Placement and routing in 3D integrated circuits [J].
Ababei, C ;
Feng, Y ;
Goplen, B ;
Mogal, H ;
Zhang, TP ;
Bazargan, K ;
Sapatnekar, S .
IEEE DESIGN & TEST OF COMPUTERS, 2005, 22 (06) :520-531
[2]  
Alameldeen A., 2004, 1500 U WISC MAD DEP
[3]  
[Anonymous], P ICCAD
[4]  
[Anonymous], P 21 ADV MET C
[5]  
[Anonymous], 1989, P EARLY BRIT COMPUTE
[6]  
ASLOT V, 2001, P INT WORKSH OPENMP, P1
[7]  
Beckmann BM, 2004, INT SYMP MICROARCH, P319
[8]   3D processing technology and its impact on iA32 microprocessors [J].
Black, B ;
Nelson, DW ;
Webb, C ;
Samra, N .
IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, :316-318
[9]  
CHANGKYU K, 2002, P ASPLOSX, P211
[10]  
CONG J, 2005, P ICCAD