Asymmetric-Aware Scheduling for Single-ISA Asymmetric CMP Using Offline Analysis

被引:1
|
作者
Xu, Yuanchao [1 ]
Zhang, Zhimin [2 ]
Shen, Yan [1 ]
机构
[1] Capital Normal Univ, Coll Informat Engn, Beijing, Peoples R China
[2] Comp Technol Inst, Beijing, Peoples R China
来源
2012 INTERNATIONAL CONFERENCE ON INDUSTRIAL CONTROL AND ELECTRONICS ENGINEERING (ICICEE) | 2012年
关键词
Asymmetric-Aware Scheduling; Offline Analysis; Program Behavior; Static instrumentation;
D O I
10.1109/ICICEE.2012.192
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Previous work has already testified from both theory and simulation that for enough diverse workload, heterogeneous chip multi-core processor(CMP) can deliver higher performance per watt over comparable homogeneous multi-core processor. But, the prerequisite is that operating system can recognize this diversity and then take an effective and reasonable task scheduling. We implemented an asymmetric-aware scheduler based on program behavior offline analysis, which makes up the shortcoming of online analysis and can achieve accurate thread-to-core initial assignment when a thread is created. Preliminary evaluation shows that our scheduler can gain performance improvement over default heterogeneous-agnostic scheduler and gain quality of service guaranteed.
引用
收藏
页码:713 / 718
页数:6
相关论文
共 50 条
  • [21] Hardware-aware thread scheduling: the case of asymmetric multicore processors
    Peternier, Achille
    Ansaloni, Danilo
    Bonetta, Daniele
    Pautasso, Cesare
    Binder, Walter
    PROCEEDINGS OF THE 2012 IEEE 18TH INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED SYSTEMS (ICPADS 2012), 2012, : 400 - 407
  • [22] An Asymmetric Stabilizer Based on Scheduling Shifted Coordinates for Single-Input Linear Systems With Asymmetric Saturation
    Braun, P.
    Giordano, G.
    Kellett, C. M.
    Zaccarian, L.
    IEEE CONTROL SYSTEMS LETTERS, 2022, 6 : 746 - 751
  • [23] Architecture-aware configuration and scheduling of matrix multiplication on asymmetric multicore processors
    Catalan, Sandra
    Igual, Francisco D.
    Mayo, Rafael
    Rodriguez-Sanchez, Rafael
    Quintana-Orti, Enrique S.
    CLUSTER COMPUTING-THE JOURNAL OF NETWORKS SOFTWARE TOOLS AND APPLICATIONS, 2016, 19 (03): : 1037 - 1051
  • [24] Delivering Fairness on Asymmetric Multicore Systems via Contention-Aware Scheduling
    Garcia-Garcia, Adrian
    Carlos Saez, Juan
    Prieto-Matias, Manuel
    EURO-PAR 2017: PARALLEL PROCESSING WORKSHOPS, 2018, 10659 : 610 - 622
  • [25] Architecture-aware configuration and scheduling of matrix multiplication on asymmetric multicore processors
    Sandra Catalán
    Francisco D. Igual
    Rafael Mayo
    Rafael Rodríguez-Sánchez
    Enrique S. Quintana-Ortí
    Cluster Computing, 2016, 19 : 1037 - 1051
  • [26] EDZL Scheduling and Schedulability Analysis for Performance Asymmetric Multiprocessors
    Wu, Peng
    Ryu, Minsoo
    INTERNATIONAL JOURNAL OF FOUNDATIONS OF COMPUTER SCIENCE, 2016, 27 (01) : 1 - 14
  • [27] WATS: Workload-Aware Task Scheduling in Asymmetric Multi-core Architectures
    Chen, Quan
    Chen, Yawen
    Huang, Zhiyi
    Guo, Minyi
    2012 IEEE 26TH INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM (IPDPS), 2012, : 249 - 260
  • [28] A Single Ended Zero Aware Asymmetric 4T SRAM Cell
    Chan, Calvin Benzien C.
    Cruz, Febus Reidj G.
    Chung, Wen-Yaw
    2017 IEEE 9TH INTERNATIONAL CONFERENCE ON HUMANOID, NANOTECHNOLOGY, INFORMATION TECHNOLOGY, COMMUNICATION AND CONTROL, ENVIRONMENT AND MANAGEMENT (IEEE HNICEM), 2017,
  • [29] Hierarchical composition heuristic for asymmetric sequence dependent single machine scheduling problems
    Ozgur, Ceyhun O.
    Bai, Lihui
    OPERATIONS MANAGEMENT RESEARCH, 2010, 3 (1-2) : 98 - 106
  • [30] Hierarchical composition heuristic for asymmetric sequence dependent single machine scheduling problems
    Ceyhun O. Ozgur
    Lihui Bai
    Operations Management Research, 2010, 3 : 98 - 106