共 50 条
- [21] Hardware-aware thread scheduling: the case of asymmetric multicore processors PROCEEDINGS OF THE 2012 IEEE 18TH INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED SYSTEMS (ICPADS 2012), 2012, : 400 - 407
- [22] An Asymmetric Stabilizer Based on Scheduling Shifted Coordinates for Single-Input Linear Systems With Asymmetric Saturation IEEE CONTROL SYSTEMS LETTERS, 2022, 6 : 746 - 751
- [23] Architecture-aware configuration and scheduling of matrix multiplication on asymmetric multicore processors CLUSTER COMPUTING-THE JOURNAL OF NETWORKS SOFTWARE TOOLS AND APPLICATIONS, 2016, 19 (03): : 1037 - 1051
- [24] Delivering Fairness on Asymmetric Multicore Systems via Contention-Aware Scheduling EURO-PAR 2017: PARALLEL PROCESSING WORKSHOPS, 2018, 10659 : 610 - 622
- [25] Architecture-aware configuration and scheduling of matrix multiplication on asymmetric multicore processors Cluster Computing, 2016, 19 : 1037 - 1051
- [27] WATS: Workload-Aware Task Scheduling in Asymmetric Multi-core Architectures 2012 IEEE 26TH INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM (IPDPS), 2012, : 249 - 260
- [28] A Single Ended Zero Aware Asymmetric 4T SRAM Cell 2017 IEEE 9TH INTERNATIONAL CONFERENCE ON HUMANOID, NANOTECHNOLOGY, INFORMATION TECHNOLOGY, COMMUNICATION AND CONTROL, ENVIRONMENT AND MANAGEMENT (IEEE HNICEM), 2017,
- [30] Hierarchical composition heuristic for asymmetric sequence dependent single machine scheduling problems Operations Management Research, 2010, 3 : 98 - 106