An FPGA-based multiple-weight-and-neuron-fault tolerant digital multilayer perceptron

被引:7
作者
Horita, T. [1 ]
Takanami, I. [1 ]
机构
[1] Polytech Univ, Sagamihara, Kanagawa 2520132, Japan
关键词
Multilayer perceptron; Fault tolerance; Weight fault; Neuron fault; VHDL; FPGA; NETWORKS;
D O I
10.1016/j.neucom.2012.07.001
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A digital multilayer perceptron (DMLP) which is tolerant to simultaneous weight and neuron faults is implemented in an FPGA, where the weight faults are assumed to be between the hidden and output layers and the neuron faults are assumed to be in the hidden and output layers. In the implementation, a multilayer perceptron (MLP) trained by the deep learning method 111 is used to cope with the weight faults and the neuron faults in the hidden layer, and an error detecting and correcting code SECDED is used to cope with the neuron faults in the output layer. The implementation process named "FTDMLP-gene" is proposed which consists of three parts; the deep learning method, the VHDL source file generator and the outline of VHDL notation which describes an FTDMLP (fault-tolerant DMLP). The fault-tolerant ability of the FTDMLP implemented is shown. Further, The FTDMLP and the corresponding non-fault tolerant DMLP are compared in terms of hardware size, computing speed and electricity consumption. This paper is the extension of [2,3]. (C) 2012 Elsevier B.V. All rights reserved.
引用
收藏
页码:570 / 574
页数:5
相关论文
共 6 条
  • [1] High performance fault-tolerant digital neural networks
    Bettola, S
    Piuri, V
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1998, 47 (03) : 357 - 363
  • [2] HORITA T, 2005, P ICONIP 2005, P570
  • [3] A multiple-weight-and-neuron-fault tolerant digital multilayer neural network
    Horita, Tadayoshi
    Murata, Takurou
    Takanami, Itsuo
    [J]. 21ST IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2006, : 554 - 562
  • [4] Learning algorithms which make multilayer neural networks multiple-weight-and-neuron-fault tolerant
    Horito, Tadayoshi
    Taikanami, Itsuo
    Moli, Masatoshi
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2008, E91D (04): : 1168 - 1175
  • [5] Sugawara E, 2004, IEICE T INF SYST, VE87D, P2021
  • [6] Takanami I, 2003, IEICE T INF SYST, VE86D, P2536