A Novel Energy-Efficient Hybrid Full Adder Circuit

被引:0
作者
Sharma, Trapti [1 ]
Kumre, Laxmi [1 ]
机构
[1] Maulana Azad Natl Univ Technol, Dept ECE, Bhopal, India
来源
ADVANCES IN DATA AND INFORMATION SCIENCES, VOL 1 | 2018年 / 38卷
关键词
Hybrid full adder; Low power; Energy efficient; VLSI design; CMOS; LOGIC; DESIGN; GDI;
D O I
10.1007/978-981-10-8360-0_10
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This article presents a novel energy-efficient hybrid one-bit full adder cell employing modified GDI logic and transmission gate logic. To analyze the performance of various circuits, simulations were carried out using Synopsys HSPICE tool taking 45-nm technology model. Full-swing differential XOR-XNOR circuits with restoration transistors are employed in order to realize a noise-resistant full adder circuit. The weak restoration transistors at the intermediate outputs of XOR-XNOR ensure the reduced static power dissipation together with the usage of low power transmission gates at the output side leads to overall reduction in power of the proposed circuit. Comprehensive experiment results illustrate the superiority of the proposed adder in terms of power-delay product (PDP) over the other existing designs with regard to the different simulation conditions such as supply power scaling, load, temperature, and frequency variations.
引用
收藏
页码:105 / 114
页数:10
相关论文
共 20 条
[1]   CMOS Full-Adders for Energy-Efficient Arithmetic Applications [J].
Aguirre-Hernandez, Mariano ;
Linares-Aranda, Monico .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (04) :718-721
[2]  
[Anonymous], CIRCUITS SYSTEMS
[3]   A novel differential XOR-based self-checking adder [J].
Belgacem, Hamdi ;
Chiraz, Khedhiri ;
Rached, Tourki .
INTERNATIONAL JOURNAL OF ELECTRONICS, 2012, 99 (09) :1239-1261
[4]   Performance Analysis of a Low-Power High-Speed Hybrid 1-bit Full Adder Circuit [J].
Bhattacharyya, Partha ;
Kundu, Bijoy ;
Ghosh, Sovan ;
Kumar, Vinay ;
Dandapat, Anup .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (10) :2001-2008
[5]  
Chowdhury S.R., 2008, INT J ELECT CIRCUITS, P217, DOI DOI 10.5281/ZENODO.1329941
[6]   Design of two Low-Power full adder cells using GDI structure and hybrid CMOS logic style [J].
Foroutan, Vahid ;
Taheri, MohammadReza ;
Navi, Keivan ;
Mazreah, Arash Azizi .
INTEGRATION-THE VLSI JOURNAL, 2014, 47 (01) :48-61
[7]   Design of robust, energy-efficient full adders for deep-submicrometer design using hybrid-CMOS logic style [J].
Goel, Sumeer ;
Kumar, Ashok ;
Bayoumi, Magdy A. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (12) :1309-1321
[8]   A novel multiplexer-based low-power full adder [J].
Jiang, YT ;
Al-Sheraidah, A ;
Wang, Y ;
Sha, E ;
Chung, JG .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2004, 51 (07) :345-348
[9]   Ultra Low Power Full Adder Topologies [J].
Moradi, Farshad ;
Wisland, Dag T. ;
Mahmoodi, Hamid ;
Aunet, Snorre ;
Cao, Tuan Vu ;
Peiravi, Ali .
ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, :3158-+
[10]   Gate-diffusion input (GDI): A power-efficient method for digital combinatorial circuits [J].
Morgenshtein, A ;
Fish, A ;
Wagner, IA .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (05) :566-581