FFT Architectures for Real-Valued Signals Based on Radix-23 and Radix-24 Algorithms

被引:39
作者
Ayinala, Manohar [1 ]
Parhi, Keshab K. [1 ]
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
关键词
Decimation-in-frequency (DIF); fast Fourier transfrom (FFT); parallel; pipelining; radix-2(3); radix-2(4); real-valued signals; HIGH-PERFORMANCE; LOW-POWER;
D O I
10.1109/TCSI.2013.2246251
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel approach to develop pipelined fast Fourier transform (FFT) architectures for real-valued signals. The proposed methodology is based on modifying the flow graph of the FFT algorithm such that it has both real and complex datapaths. The imaginary parts of the computations replace the redundant operations in the modified flow graph. New butterfly structures are designed to handle the hybrid datapaths. The proposed hybrid datapath leads to a general approach which can be extended to all radix-2(n) based FFT algorithms. Further, architectures with arbitrary level of parallelism can be derived using the folding methodology. Novel 2-parallel and 4-parallel architectures are presented for radix-2(3) and radix-2(4) algorithms. The proposed architectures maximize the utilization of hardware components with no redundant computations. The proposed radix-2(3) and radix-2(4) architectures lead to low hardware complexity with respect to adders and delays. The N-point 4-parallel radix-2(4) architecture requires 2(log(16) N - 1) complex multipliers, 2log(2)N real adders and N complex delay elements.
引用
收藏
页码:2422 / 2430
页数:9
相关论文
共 23 条
[1]  
Ayinala M., 2012, P ACM GREAT LAK S VL, P63, DOI 10.1145/2206781.2206798
[2]   Pipelined Parallel FFT Architectures via Folding Transformation [J].
Ayinala, Manohar ;
Brown, Michael ;
Parhi, Keshab K. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (06) :1068-1081
[3]  
Ayinala M, 2010, CONF REC ASILOMAR C, P1274, DOI 10.1109/ACSSC.2010.5757736
[4]   A low-power, high-performance, 1024-point FFT processor [J].
Baas, BM .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (03) :380-387
[5]  
Chen J., 1992, ICASSP-92: 1992 IEEE International Conference on Acoustics, Speech and Signal Processing (Cat. No.92CH3103-9), P17, DOI 10.1109/ICASSP.1992.226669
[6]  
Chi HF, 2005, IEEE INT SYMP CIRC S, P6006
[7]   A Pipelined FFT Architecture for Real-Valued Signals [J].
Garrido, Mario ;
Parhi, Keshab. K. ;
Grajal, J. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (12) :2634-2643
[8]   Designing pipeline FFT processor for OFDM (de)modulation [J].
He, SS ;
Torkelson, M .
1998 URSI SYMPOSIUM ON SIGNALS, SYSTEMS, AND ELECTR ONICS, 1998, :257-262
[9]   An efficient DMT modem for the G.LITE ADSL transceiver [J].
Ko, WS ;
Kim, JS ;
Park, YC ;
Koh, TH ;
Youn, DH .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (06) :997-1005
[10]  
Lee JS, 2006, IEEE INT SYMP CIRC S, P4719