Thermal Evaluation and Analyses of 3D IC Integration SiP with TSVs for Network System Applications

被引:0
作者
Chien, Heng-Chieh [1 ]
Lau, John H. [1 ]
Chao, Yu-Lin [1 ]
Dai, Ming-Ji [1 ]
Tain, Ra-Min [1 ]
Li, L. [2 ]
Su, P. [2 ]
Xue, J. [2 ]
Brillhart, M. [2 ]
机构
[1] EOL Ind Technol Res Inst, Rm 168,Bldg 14,195,Sec 4,Chung Hsing Rd Chutung, Hsinchu 310, Taiwan
[2] Cisco Syst Inc, Hsinchu, Taiwan
来源
2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC) | 2012年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this study, we used simulation technique to analyze the thermal behaviors and investigate the thermal issues of a designed system in package (SiP) for network system application that based on a three dimensional integrated circuit (3D IC) structure. The 3D IC SiP has an interposer which with regularly embedded through-silicon vias (TSVs); there are one CPU chip and two DRAM chips planted on the top side and bottom side of the interposer, respectively. The interposer with chips is bonded on a BT substrate; the BT substrate is bonded on a PCB; and a metallic heat spreader is placed on and glued to the CPU chip's back-side. Because a 3D IC SiP with TSVs is so complicate for modeling and very difficult for meshing, this study attempted to use the equivalent models of embedded TSV, bump/solder bond and metallic trace to simplify a detail 3D IC model. We introduced a slice model, that four stacked chips on an interposer and each chip has two heaters and TSVs, to verify the accuracy and feasibility of the equivalent model by comparing to the detail model, the results of both models show that they are in a good agreement. By using the equivalent model to simulate the studied 3D IC integrated SiP; we found the CPU temperature would be dominated by the cooling capability of a thermal module that attached on the heat spreader. As for the DRAM chips that underneath the interposer, it is inevitable to have a quite high temperature due to the temperature superposition effect and an obstructed heat flow path. In fact, the severely high temperature of the chips under an interposer should be the main thermal issue for such a 3D IC SiP because there is no easy thermal solution for these chips.
引用
收藏
页码:1866 / 1873
页数:8
相关论文
共 27 条
  • [11] Three-dimensional integration technology based on wafer bonding with vertical buried interconnections
    Koyanagi, Mitsumasa
    Nakamura, Tomonori
    Yamada, Yuusuke
    Kikuchi, Hirokazu
    Fukushima, Takafumi
    Tanaka, Tetsu
    Kurino, Hiroyuki
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (11) : 2799 - 2808
  • [12] Future system-on-silicon LSI chips
    Koyanagi, N
    Kurino, H
    Lee, KW
    Sakuma, K
    Miyakawa, N
    Itani, H
    [J]. IEEE MICRO, 1998, 18 (04) : 17 - 22
  • [13] Kurino H., 1999, International Electron Devices Meeting 1999. Technical Digest (Cat. No.99CH36318), P879, DOI 10.1109/IEDM.1999.824289
  • [14] Lau J.H., 2010, Advanced MEMS packaging
  • [15] Lau J. H., 2011, TSV OTHER ENABLING T
  • [16] Lau J.H., 2009, ADV MEMS PACKAGING
  • [17] Lau J. H., IPACK200989380 ASME
  • [18] Lau J. H., 2011, INT WAF LEV PACK C S
  • [19] LAU JH, 2010, RELIABILITY ROHS COM
  • [20] Lau JH., 2011, RELIABILITY ROHS COM