Thermal Evaluation and Analyses of 3D IC Integration SiP with TSVs for Network System Applications

被引:0
作者
Chien, Heng-Chieh [1 ]
Lau, John H. [1 ]
Chao, Yu-Lin [1 ]
Dai, Ming-Ji [1 ]
Tain, Ra-Min [1 ]
Li, L. [2 ]
Su, P. [2 ]
Xue, J. [2 ]
Brillhart, M. [2 ]
机构
[1] EOL Ind Technol Res Inst, Rm 168,Bldg 14,195,Sec 4,Chung Hsing Rd Chutung, Hsinchu 310, Taiwan
[2] Cisco Syst Inc, Hsinchu, Taiwan
来源
2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC) | 2012年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this study, we used simulation technique to analyze the thermal behaviors and investigate the thermal issues of a designed system in package (SiP) for network system application that based on a three dimensional integrated circuit (3D IC) structure. The 3D IC SiP has an interposer which with regularly embedded through-silicon vias (TSVs); there are one CPU chip and two DRAM chips planted on the top side and bottom side of the interposer, respectively. The interposer with chips is bonded on a BT substrate; the BT substrate is bonded on a PCB; and a metallic heat spreader is placed on and glued to the CPU chip's back-side. Because a 3D IC SiP with TSVs is so complicate for modeling and very difficult for meshing, this study attempted to use the equivalent models of embedded TSV, bump/solder bond and metallic trace to simplify a detail 3D IC model. We introduced a slice model, that four stacked chips on an interposer and each chip has two heaters and TSVs, to verify the accuracy and feasibility of the equivalent model by comparing to the detail model, the results of both models show that they are in a good agreement. By using the equivalent model to simulate the studied 3D IC integrated SiP; we found the CPU temperature would be dominated by the cooling capability of a thermal module that attached on the heat spreader. As for the DRAM chips that underneath the interposer, it is inevitable to have a quite high temperature due to the temperature superposition effect and an obstructed heat flow path. In fact, the severely high temperature of the chips under an interposer should be the main thermal issue for such a 3D IC SiP because there is no easy thermal solution for these chips.
引用
收藏
页码:1866 / 1873
页数:8
相关论文
共 27 条
  • [1] [Anonymous], 2010, P ASME INT MECH ENG
  • [2] Chien H. C., 2011, IMPACT 2011
  • [3] Chien H. C., IMAPS 2011
  • [4] Chien HC, 2011, ELEC COMP C, P1204, DOI 10.1109/ECTC.2011.5898663
  • [5] Chien Heng-Chieh, 2012, IEEE ICEP P IN PRESS
  • [6] Effect of TSV Interposer on the Thermal Performance of FCBGA Package
    Hoe, Yen Yi Germaine
    Yue, Tang Gong
    Damaruganath, Pinjala
    Chong, Chai Tai
    Lau, John H.
    Zhang Xiaowu
    Vaidyanathan, Kripesh
    [J]. 2009 11TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2009), 2009, : 778 - +
  • [7] Jason Wu, 2012, IEEE ICEP P IN PRESS
  • [8] 3D Packaging with Through Silicon Via (TSV) for Electrical and Fluidic Interconnections
    Khan, Navas
    Yu, Li Hong
    Pin, Tan Siow
    Ho, Soon Wee
    Su, Nandar
    Hnin, Wai Yin
    Kripesh, Vaidyanathan
    Pinjala
    Lau, John H.
    Chuan, Toh Kok
    [J]. 2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 1153 - +
  • [9] Three-dimensional silicon integration
    Knickerbocker, J. U.
    Andry, P. S.
    Dang, B.
    Horton, R. R.
    Interrante, M. J.
    Patel, C. S.
    Polastre, R. J.
    Sakuma, K.
    Sirdeshmukh, R.
    Sprogis, E. J.
    Sri-Jayantha, S. M.
    Stephens, A. M.
    Topol, A. W.
    Tsang, C. K.
    Webb, B. C.
    Wright, S. L.
    [J]. IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2008, 52 (06) : 553 - 569
  • [10] Koyanagi M., 1998, P IEEE INT WORKSH CH, P96