Design of 10T full adder cell for ultralow-power applications

被引:12
|
作者
Dokania, Vishesh [1 ]
Verma, Richa [1 ]
Guduri, Manisha [1 ]
Islam, Aminul [1 ]
机构
[1] Birla Inst Technol, Dept Elect & Commun Engn, Ranchi 835215, Jharkhand, India
关键词
1-bit full adder; Minimum energy point; Output voltage swing; Propagation delay; Power consumption; Ultralow power circuit;
D O I
10.1016/j.asej.2017.05.004
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This research paper performs symmetrical transient response analysis of FO4 inverter logic gate at 16-nm technology node. It is observed that symmetry is obtained at the aspect ratio (beta) is equal to 3.52. With this beta ratio, minimum energy point is investigated and found to be 0.15 V. At this minimum energy point, this research paper proposes an ultralow-power 10T 1-bit full adder circuit at 16-nm technology node in subthreshold region for energy constraint applications. It exhibits superior performance in terms of design metrics like propagation delay, average power, leakage power and energy at optimum supply voltage i.e., at 0.15 V. The proposed design achieves 1.81x, 3.39x, 2.25x , and 6.12x improvement in propagation delay, average power dissipation, leakage power dissipation and energy compared to conventional 1-bit full adder circuit. The proposed design exhibits 1.02x improvement in average power variability. (C) 2017 Ain Shams University.
引用
收藏
页码:2363 / 2372
页数:10
相关论文
共 16 条
  • [1] Design of a Bit-Interleaved Low Power 10T SRAM Cell with Enhanced Stability
    Kumar, Manoj R.
    Sridevi, P., V
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (08)
  • [2] Design of High performance and Low Power 16T Full Adder Cell for Sub-threshold Technology
    Pakniyat, Ebrahim
    Talebiyan, Seyyed Reza
    Morad, Milad Jalalian Abbasi
    SECOND INTERNATIONAL CONGRESS ON TECHNOLOGY, COMMUNICATION AND KNOWLEDGE (ICTCK 2015), 2015, : 79 - 85
  • [3] Low Power 14T Hybrid Full Adder Cell
    Sugandha, Chauhan
    Tripti, Sharma
    PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON FRONTIERS IN INTELLIGENT COMPUTING: THEORY AND APPLICATIONS, (FICTA 2016), VOL 2, 2017, 516 : 151 - 160
  • [4] Design and statistical analysis of low power and high speed 10T static random access memory cell
    Prasad, Govind
    Kumari, Neha
    Mandi, Bipin Chandra
    Ali, Maifuz
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (08) : 1319 - 1328
  • [5] A New Energy Efficient Full Adder Design for Arithmetic Applications
    Kumar, Pankaj
    Sharma, Rajender Kumar
    2017 4TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2017, : 555 - 560
  • [6] Implementation of Full Adder Cells for Ultra Low Power Energy Efficient Computing Applications
    Basha, Mohammed Mahaboob
    Rao, Vadde Seetharama
    Poreddy, Lachi Reddy
    Madhurima, V
    Gundala, Srinivasulu
    Stan, Ovidiu Petra
    2ND INTERNATIONAL CONFERENCE ON SUSTAINABLE COMPUTING AND SMART SYSTEMS, ICSCSS 2024, 2024, : 53 - 58
  • [7] A NOVEL DESIGN OF MULTIPLEXER BASED FULL-ADDER CELL FOR POWER AND PROPAGATION DELAY OPTIMIZATIONS
    Murthy, G. Ramana
    Senthilpari, C.
    Velrajkumar, P.
    Sze, Lim Tien
    JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2013, 8 (06): : 764 - 777
  • [8] A New High-Performance Hybrid Full-Adder Design for VLSI Applications
    Chaurasia, Himanshu
    Chandel, Rajeevan
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2025, 18 (03): : 169 - 183
  • [9] An Analysis of Full Adder Cells for Low-Power Data Oriented Adders Design
    Brzozowski, Ireneusz
    Palys, Damian
    Kos, Andrzej
    MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, MIXDES 2013, 2013, : 346 - 351
  • [10] Design of a 1-Bit Full Adder for the Reduction of Power and PDP Using Pass Transistors
    Bhatnagar, Deepak
    Arif, Mohammad
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2013, 8 (01): : 59 - 64