A NOVEL SCALABLE DEBLOCKING FILTER ARCHITECTURE FOR H.264/AVC AND SVC VIDEO CODECS

被引:0
作者
Cervero, T. [1 ]
Otero, A.
Lopez, S. [1 ]
De La Torre, E. [2 ]
Callico, G. [1 ]
Sarmiento, R. [1 ]
Riesgo, T. [2 ]
机构
[1] Univ Las Palmas Gran Canaria, IUMA, Las Palmas Gran Canaria, Spain
[2] Polytech Univ, CEI, Madrid, Spain
来源
2011 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO (ICME) | 2011年
关键词
H.264/AVC; SVC; deblocking-filter; FPGA; parallelism and scalability;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A highly parallel and scalable Deblocking Filter (DF) hardware architecture for H.264/AVC and SVC video codecs is presented in this paper. The proposed architecture mainly consists on a coarse grain systolic array obtained by replicating a unique and homogeneous Functional Unit (FU), in which a whole Deblocking-Filter unit is implemented. The proposal is also based on a novel macroblock-level parallelization strategy of the filtering algorithm which improves the final performance by exploiting specific data dependences. This way communication overhead is reduced and a more intensive parallelism in comparison with the existing state-of-the-art solutions is obtained. Furthermore, the architecture is completely flexible, since the level of parallelism can be changed, according to the application requirements. The design has been implemented in a Virtex-5 FPGA, and it allows filtering 4CIF (704x576 pixels @30fps) video sequences in real-time at frequencies lower than 10.16 Mhz.
引用
收藏
页数:6
相关论文
共 19 条
[1]  
Alvarez M., 2009, ICPADS
[2]  
[Anonymous], 2007, 1449610MPEG4AVC ISOI
[3]  
[Anonymous], 2009, 1449610 ISOIEC ITUT
[4]  
Azevedo A., 2009, T HIPEAC, V4
[5]  
Bojnordi M.N., 2006, CCECE, P2017, DOI [10.1109/CCECE.2006.277364, DOI 10.1109/CCECE.2006.277364]
[6]  
Cheng CC, 2006, IEEE T CIRCUITS-II, V53, P530, DOI 10.1109/TCSII.2006.875323
[7]  
de la Torre E., 2010, INT C FIELD PROGR LO, P70
[8]  
Huang Y.W., 2003, IEEE INT C MULT EXP
[9]   Stage-based Frame-Partitioned Parallelization of H.264/AVC Decoding [J].
Kim, Won-Jin ;
Cho, Keol ;
Chung, Ki-Seok .
IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2010, 56 (02) :1088-1096
[10]   A highly parallel architecture for deblocking filter in H.264/AVC [J].
Li, LF ;
Goto, S ;
Ikenaga, T .
IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2005, E88D (07) :1623-1629