Reliability Analysis of Logic Circuits

被引:65
作者
Choudhury, Mihir R. [1 ]
Mohanram, Kartik [1 ]
机构
[1] Rice Univ, Dept Elect & Comp Engn, Houston, TX 77005 USA
基金
美国国家科学基金会;
关键词
Gate failures; logic circuits; reliability analysis; LIMITS;
D O I
10.1109/TCAD.2009.2012530
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Reliability of logic circuits is emerging as an important concern in scaled electronic technologies. Reliability analysis of logic circuits is computationally complex because of the exponential number of inputs, combinations, and correlations in gate failures. This paper presents three accurate and scalable algorithms for reliability analysis of logic circuits. The first algorithm, called observability-based reliability analysis, provides a closed-form expression for reliability and is accurate when single gate failures are dominant in a logic circuit. The second algorithm, called single-pass reliability analysis, computes reliability in a single topological walk through the logic circuit. It computes the exact reliability for circuits without reconvergent fan-out, even in the presence of multiple gate failures. The algorithm can also handle circuits with reconvergent fan-out with high accuracy using correlation coefficients as described in this paper. The third algorithm, called maximum-k gate failure reliability analysis, allows a constraint on the maximum number (k) of gates that can fail simultaneously in a logic circuit. Simulation results for several benchmark circuits demonstrate the accuracy, performance, and potential applications of the proposed algorithms.
引用
收藏
页码:392 / 405
页数:14
相关论文
共 22 条
[1]  
ALMUKHAIZIM S, 2006, P INT TEST C, P1
[2]  
Bahar RI, 2003, ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, P480
[3]   NANOLAB: A tool for evaluating reliability of defect-tolerant nano architectures [J].
Bhaduri, D ;
Shukla, S .
VLSI 2004: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS, 2004, :25-31
[4]   The future of nanocomputing [J].
Bourianoff, G .
COMPUTER, 2003, 36 (08) :44-+
[5]   Defect and error tolerance in the presence of massive numbers of defects [J].
Breuer, MA ;
Gupta, SK .
IEEE DESIGN & TEST OF COMPUTERS, 2004, 21 (03) :216-227
[6]  
Choudhury MR, 2008, DES AUT TEST EUROPE, P782
[7]  
Choudhury MR, 2007, DES AUT TEST EUROPE, P1454
[8]  
DAMIANI M, 1990, P IEEE INT C COMP AI, P502
[9]  
Ercolani S., 1989, Proceedings of the 1st European Test Conference (IEEE Cat. No.89CH2696-3), P132, DOI 10.1109/ETC.1989.36234
[10]  
FISHMAN GS, 1995, SPRINGER SERIES OPER