Reducing consuming clock power optimization of a 90 nm embedded processor core

被引:4
作者
Yamada, T [1 ]
Abe, M
Nitta, Y
Ogura, K
Kusaoke, M
Ishikawa, M
Ozawa, M
Takada, K
Arakawa, F
Nishii, O
Hattori, T
机构
[1] Hitachi Ltd, Kokubunji, Tokyo 1858601, Japan
[2] Renesas Technol Corp, Kodaira, Tokyo 1878588, Japan
[3] Hitachi ULSI Syst Co Ltd, Kokubunji, Tokyo 1850014, Japan
关键词
embedded processor; clock; gated clock; flip-flop;
D O I
10.1093/ietele/e89-c.3.287
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A low-power SuperH (TM) embedded processor core, the SH-X2, has been designed in 90-nm CMOS technology. The power consumption was reduced by using hierarchical fine-grained clock gating to reduce the power consumption of the flip-flops and the clock-tree, synthesis and a layout that supports the implementation of the clock gating, and several-level power evaluations for RTL refinement. With this clock gating and RTL refinement, the power consumption of the clock-tree and flip-flops was reduced by 35% and 59%, including the process shrinking effects, respectively. As a result, the SH-X2 achieved 6,000 MIPS/W using a Renesas low-power process with a lowered voltage. Its performance-power efficiency was 25% better than that of a 130-nm-process SH-X.
引用
收藏
页码:287 / 294
页数:8
相关论文
共 9 条
[1]   An embedded processor core for consumer appliances with 2.8GFLOPS and 36M polygons/s FPU [J].
Arakawa, F ;
Yoshinaga, T ;
Hayashi, T ;
Kiyoshige, Y ;
Okada, T ;
Nishibori, M ;
Hiraoka, T ;
Ozawa, M ;
Kodama, T ;
Irita, T ;
Kamei, T ;
Ishikawa, M ;
Nitta, Y ;
Nishii, O ;
Hattori, T .
2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 :334-335
[2]  
Gowan MK, 1998, 1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, P726, DOI 10.1109/DAC.1998.724567
[3]   A 4500 MIPS/W, 86μA resume-standby, 11 μA ultra-standby application processor for 3G cellular phones [J].
Ishikawa, M ;
Kamei, T ;
Kondo, Y ;
Yamaoka, M ;
Shimazaki, Y ;
Ozawa, M ;
Tamaki, S ;
Furuyama, M ;
Hoshi, T ;
Arakawa, F ;
Nishii, O ;
Hirose, K ;
Yoshioka, S ;
Hattori, T .
IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04) :528-535
[4]   A resume-standby application processor for 3G cellular phones [J].
Kamei, T ;
Ishikawa, M ;
Hiraoka, T ;
Irita, T ;
Abe, M ;
Saito, Y ;
Tawara, Y ;
Ide, H ;
Furuyama, M ;
Tamaki, S ;
Yasu, Y ;
Shimazaki, Y ;
Yamaoka, M ;
Mizuno, H ;
Irie, N ;
Nishii, O ;
Arakawa, F ;
Hirose, K ;
Yoshioka, S ;
Hattori, T .
2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 :336-337
[5]  
Oklobdzija Vojin G., 2003, Digital System Clocking: High-Performance and Low-Power Aspects, V1st
[6]   A BENCHMARK TUTORIAL [J].
PRICE, WJ .
IEEE MICRO, 1989, 9 (05) :28-43
[7]  
TSUI CY, 1993, IEEE ACM INT C COMP, P224
[8]  
YAMADA T, 2005, ICCD DIG TECH PA OCT, P258
[9]  
YAMAOKA M, 2005, ISSCC, P480