III-V/Ge MOS device technologies for low power integrated systems

被引:48
作者
Takagi, S. [1 ,2 ]
Noguchi, M. [1 ]
Kim, M. [1 ,2 ]
Kim, S. -H. [1 ,2 ,3 ]
Chang, C. -Y. [1 ,2 ]
Yokoyama, M. [1 ,2 ]
Nishi, K. [1 ,2 ]
Zhang, R. [1 ,2 ,4 ]
Ke, M. [1 ,2 ]
Takenaka, M. [1 ,2 ]
机构
[1] Univ Tokyo, Dept Elect Engn & Informat Syst, Bunkyo Ku, 7-3-1 Hongo, Tokyo 1138656, Japan
[2] JST CREST, Bunkyo Ku, 7-3-1 Hongo, Tokyo 1138656, Japan
[3] Korea Inst Sci & Technol, Seoul 136791, South Korea
[4] Zhejiang Univ, Hangzhou 310027, Zhejiang, Peoples R China
关键词
MOSFET; Tunneling FET; Germanium; III-V semiconductors; Metal-Oxide-Semiconductor; Mobility; Interface states; FIELD-EFFECT-TRANSISTORS; SELECTIVE-AREA GROWTH; N-MOSFETS; HIGH-MOBILITY; GATE-STACKS; ELECTRICAL-PROPERTIES; SURFACE PASSIVATION; CARRIER-TRANSPORT; INTERFACE TRAPS; P-FETS;
D O I
10.1016/j.sse.2016.07.002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
CMOS utilizing high mobility III-V/Ge channels on Si substrates is expected to be one of the promising devices for high performance and low power integrated systems in the future technology nodes, because of the enhanced carrier transport properties. In addition, Tunneling-FETs (TFETs) using Ge/III-V materials are regarded as one of the most important steep slope devices for the ultra-low power applications. In this paper, we address the device and process technologies of Ge/III-V MOSFETs and TFETs on the Si CMOS platform. The channel formation, source/drain (S/D) formation and gate stack engineering are introduced for satisfying the device requirements. The plasma post oxidation to form GeOx interfacial layers is a key gate stack technology for Ge CMOS. Also, direct wafer bonding of ultrathin body quantum well III-V-OI channels, combined with Tri-gate structures, realizes high performance III-V n-MOSFETs on Si. We also demonstrate planar-type InGaAs and Ge/strained SOI TFETs. The defect-less p(+)-n source junction formation with steep impurity profiles is a key for high performance TFET operation. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:82 / 102
页数:21
相关论文
共 250 条
[1]  
Agrawal A, IEDM, P414
[2]  
Alian A, IEDM, P823
[3]  
Arimura H, IEDM, P588
[4]  
Ashley T, IEDM, P849
[5]  
Berg M, IEDM, P803
[6]  
Bijesh R, IEDM, P687
[7]   Interfacial self-cleaning in atomic layer deposition of HfO2 gate dielectric on In0.15Ga0.85As [J].
Chang, C. -H. ;
Chiou, Y. -K. ;
Chang, Y. -C. ;
Lee, K. -Y. ;
Lin, T. -D. ;
Wu, T. -B. ;
Hong, M. ;
Kwo, J. .
APPLIED PHYSICS LETTERS, 2006, 89 (24)
[8]   Impact of La2O3 interfacial layers on InGaAs metal-oxide-semiconductor interface properties in Al2O3/La2O3/InGaAs gate stacks deposited by atomic-layer-deposition [J].
Chang, C. -Y. ;
Ichikawa, O. ;
Osada, T. ;
Hata, M. ;
Yamada, H. ;
Takenaka, M. ;
Takagi, S. .
JOURNAL OF APPLIED PHYSICS, 2015, 118 (08)
[9]  
Chang SW, IEDM, P417
[10]   Tunneling field-effect transistors (TFETs) with subthreshold swing (SS) less than 60 mV/dec [J].
Choi, Woo Young ;
Park, Byung-Gook ;
Lee, Jong Duk ;
Liu, Tsu-Jae King .
IEEE ELECTRON DEVICE LETTERS, 2007, 28 (08) :743-745