Evaluation and Analysis of Single-Phase Clock Flip-Flops for NTV Applications

被引:0
作者
Cai, Yunpeng [1 ,2 ]
Savanth, Anand [1 ,2 ]
Prabhat, Pranay [2 ]
Myers, James [2 ]
Weddell, Alex S. [1 ]
Kazmierski, Tom [1 ]
机构
[1] Univ Southampton, Elect & Comp Sci, Southampton, Hants, England
[2] ARM Ltd, Cambridge, England
来源
2017 27TH INTERNATIONAL SYMPOSIUM ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS) | 2017年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Performance slack in IoT applications is routinely exploited in sensor nodes to minimize power by aggressive voltage scaling. However, scaling voltage to sub-threshold levels causes severe degradation in performance and is prone to On Chip Variation (OCV). In contrast, Near Threshold Voltage (NTV) operation offers a good balance between performance loss, OCV and energy reduction and is promising for industry adoption. Unlike sub-threshold operation, where leakage power dominates, NTV designs benefit from dynamic power saving techniques, such as Single-Phase Clocked Flip-Flops (SPC FFs), which eliminate internal clock buffers. In this context, this work reviews prominent types of state-of-the-art SPC FFs and analyses their suitability for NTV operation. Five SPC FFs are reviewed and based on a preliminary analysis, two designs, which meet all NTV circuit design requirements are further investigated. These SPC FFs are designed for NTV operation in TSMC 65LP and compared against the classic transmission gate FF (TGFF). Cell-level design issues and variation are explored in the context of a 5000 gate AES encryption macro. Key design issues are identified, which erode the claimed benefits of SPC FFs when implemented as part of a larger design. We conclude that aggressive reduction in FF clock loading offers benefits but can lead to functional failures when OCV is considered, especially at NTV. Given the theoretical benefits of SPC FFs for enabling IoT, the need for further work on SPC FF designs is highlighted.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] Power-performance analysis of sinusoidally clocked flip-flops
    Hansson, Martin
    Alvandpour, Atila
    NORCHIP 2005, PROCEEDINGS, 2005, : 153 - 156
  • [42] Analysis of current-mode flip-flops in CMOS technologies
    Jiménez, R
    Parra, P
    Sanmartín, PM
    Acosta, AJ
    VLSI CIRCUITS AND SYSTEMS, 2003, 5117 : 515 - 526
  • [43] Analysis and Optimization of Flip-Flops Under Process and Runtime Variations
    Golanbari, Mohammad Saber
    Kiamehr, Saman
    Tahoori, Mehdi B.
    Nassif, Sani
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 191 - 196
  • [44] Analysis of soft error rate in flip-flops and scannable latches
    Ramanarayanan, R
    Degalahal, V
    Vijakrishnan, N
    Irwin, MJ
    Duarte, D
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 231 - 234
  • [45] Analysis and Comparison of Variations in Double Edge Triggered Flip-Flops
    Alioto, Massimo
    Consoli, Elio
    Palumbo, Gaetano
    2014 5TH EUROPEAN WORKSHOP ON CMOS VARIABILITY (VARI), 2014,
  • [46] Optical implementation of flip-flops using single-LCD panel
    Datta, Asit K.
    Munshi, Soumika
    OPTICS AND LASER TECHNOLOGY, 2008, 40 (01) : 1 - 5
  • [47] A low-power design method for FPGA using extra flip-flops driven by phase-shifted clock
    Katashita, Toshihiro
    Maeda, Atsushi
    Yamaguchi, Yoshinori
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 2007, 90 (08): : 35 - 44
  • [48] Low-power, high-performance and low clock swing D Flip-Flops with single power supply
    Zhang, Jianjun
    Sun, Yihe
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 855 - 858
  • [49] Clock Distribution in Clock Domains with Dual-Edge-Triggered Flip-Flops to improve Energy-Efficiency
    Alioto, Massimo
    Consoli, Elio
    Palumbo, Gaetano
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 321 - 324
  • [50] Design and Evaluation of Radiation-Hardened Standard Cell Flip-Flops
    Schrape, Oliver
    Andjelkovic, Marko
    Breitenreiter, Anselm
    Zeidler, Steffen
    Balashov, Alexey
    Krstic, Milos
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (11) : 4796 - 4809