Evaluation and Analysis of Single-Phase Clock Flip-Flops for NTV Applications

被引:0
作者
Cai, Yunpeng [1 ,2 ]
Savanth, Anand [1 ,2 ]
Prabhat, Pranay [2 ]
Myers, James [2 ]
Weddell, Alex S. [1 ]
Kazmierski, Tom [1 ]
机构
[1] Univ Southampton, Elect & Comp Sci, Southampton, Hants, England
[2] ARM Ltd, Cambridge, England
来源
2017 27TH INTERNATIONAL SYMPOSIUM ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS) | 2017年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Performance slack in IoT applications is routinely exploited in sensor nodes to minimize power by aggressive voltage scaling. However, scaling voltage to sub-threshold levels causes severe degradation in performance and is prone to On Chip Variation (OCV). In contrast, Near Threshold Voltage (NTV) operation offers a good balance between performance loss, OCV and energy reduction and is promising for industry adoption. Unlike sub-threshold operation, where leakage power dominates, NTV designs benefit from dynamic power saving techniques, such as Single-Phase Clocked Flip-Flops (SPC FFs), which eliminate internal clock buffers. In this context, this work reviews prominent types of state-of-the-art SPC FFs and analyses their suitability for NTV operation. Five SPC FFs are reviewed and based on a preliminary analysis, two designs, which meet all NTV circuit design requirements are further investigated. These SPC FFs are designed for NTV operation in TSMC 65LP and compared against the classic transmission gate FF (TGFF). Cell-level design issues and variation are explored in the context of a 5000 gate AES encryption macro. Key design issues are identified, which erode the claimed benefits of SPC FFs when implemented as part of a larger design. We conclude that aggressive reduction in FF clock loading offers benefits but can lead to functional failures when OCV is considered, especially at NTV. Given the theoretical benefits of SPC FFs for enabling IoT, the need for further work on SPC FF designs is highlighted.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Clock-free MTCMS flip-flops with high speed and low power
    Lee, BH
    Kim, YH
    Jeong, KO
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2005, E88A (06): : 1416 - 1424
  • [32] Multivalued clock pulse and multipulse-multivalued flip-flops in parallel type
    Xia, Yingshui
    Wu, Xunwei
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 1997, 25 (08): : 52 - 54
  • [33] A comparative analysis of dual edge triggered flip-flops
    Chung, WM
    Sachdev, M
    2000 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, CONFERENCE PROCEEDINGS, VOLS 1 AND 2: NAVIGATING TO A NEW ERA, 2000, : 564 - 568
  • [34] Analysis of high-performance flip-flops for submicron mixed-signal applications
    Jiménez, R
    Parra, P
    Sanmartín, P
    Acosta, AJ
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2002, 33 (02) : 145 - 156
  • [35] Analysis of High-Performance Flip-Flops for Submicron Mixed-Signal Applications
    R. Jiménez
    P. Parra
    P. Sanmartín
    A. J. Acosta
    Analog Integrated Circuits and Signal Processing, 2002, 33 : 145 - 156
  • [36] Design and Analysis of Low Power Master Slave Flip-Flops
    Khan, Imran Ahmed
    Beg, Mirza Tariq
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2013, 43 (01): : 41 - 49
  • [37] Data-retention flip-flops for power-down applications
    Mahmoodi-Melmand, H
    Roy, K
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 677 - 680
  • [38] A Look-Ahead Clock Gating Based on Auto-Gated Flip-Flops
    Wimer, Shmuel
    Albahari, Arye
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (05) : 1465 - 1472
  • [39] Low clock swing D flip-flops design by using output control and MTCMOS
    Lin, Saihua
    Gao, Hongli
    Yang, Huazhong
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 : 486 - 495
  • [40] ANALYSIS OF TERNARY SEQUENTIAL CIRCUITS BASED ON TERNARY FLIP-FLOPS
    陈偕雄
    吴浩敏
    Chinese Science Bulletin, 1990, (07) : 541 - 545