A 7.65-mW 5-bit 90-nm 1-Gs/s Folded Interpolated ADC Without Calibration

被引:28
作者
D'Amico, Stefano [1 ]
Cocciolo, Giuseppe [1 ]
Spagnolo, Annachiara [2 ]
De Matteis, Marcello [2 ]
Baschirotto, Andrea [3 ]
机构
[1] INFN, I-73100 Lecce, Italy
[2] Univ Salento, Dip Ingn Innovaz, I-73100 Lecce, Italy
[3] Univ Milano Bicocca, Dip Fis G Occhialini, I-68528 Milan, Italy
关键词
Analog circuits; analog integrated circuits; analog-to-digital conversion; mixed analog/digital signal; TO-DIGITAL CONVERTER; FLASH-ADC; COMPARATORS;
D O I
10.1109/TIM.2013.2278998
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Power consumption of high-speed low-resolution analog-to-digital converters (ADCs) can be reduced by means of calibration. However, this solution has some drawbacks such as time slot allocation for calibration and die area increase. This paper presents a 5-bit 1-Gs/s ADC without calibration, fabricated in 90-nm CMOS. Low power consumption has been ensured by operating at both architecture and comparator levels. A folded interpolated architecture has been adopted. However, compared to standard solutions that use static preamplifiers, the interpolation technique has been implemented by taking recourse to dynamic comparators, enabling significant power saving. Moreover, despite the high operating frequency, intrinsic matching has been ensured while keeping low power consumption. The ADC uses double-tail dynamic comparators, operating with a fixed bias current and with reduced kickback noise. Large input transistors are used to guarantee the targeted matching, thereby avoiding calibration. The ADC achieves 4.3b-ENOB (effective number of bits) and 260-MHz effective resolution bandwidth while consuming 7.65 mW from a 1.2 V supply. The ADC figure of meritis 0.39 pJ/conv. step, which is the state-of-the-art performance for an uncalibrated ADC at this sampling frequency and resolution.
引用
收藏
页码:295 / 303
页数:9
相关论文
共 23 条
[1]  
[Anonymous], P S VLSI CIRC JUN
[2]  
[Anonymous], ISSCC
[3]   Electronics for the CMS Muon drift tube chambers:: The read-out minicrate [J].
Bedoya, CF ;
Marín, J ;
Oller, JC ;
Willmott, C .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2005, 52 (04) :944-949
[4]   Baseband processor for impulse ultra-wideband communications [J].
Blazquez, R ;
Newaskar, PP ;
Lee, FS ;
Chandrakasan, AP .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (09) :1821-1828
[5]  
Chen B.-W., 2008, Proc. IEEE Asian Solid-State Circuits Conf, P381
[6]  
D'Amico S., 2011, 37th European Solid State Circuits Conference (ESSCIRC 2011), P151, DOI 10.1109/ESSCIRC.2011.6044887
[7]  
Deguchi K., 2007, S VLSI CIRC DIG TECH
[8]   A 6-bit 3.5-GS/s 0.9-V 98-mW Flash ADC in 90-nm CMOS [J].
Deguchi, Kazuaki ;
Suwa, Naoko ;
Ito, Masao ;
Kumamoto, Toshio ;
Miki, Takahiro .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (10) :2303-2310
[9]   Continuous digital calibration of pipeline A/D converters [J].
Delic-Ibukic, Alma ;
Hummels, Donald M. .
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2006, 55 (04) :1175-1185
[10]   A 6-bit Pipelined Analog-to-Digital Converter with Current-Switching Open-Loop Residue Amplification [J].
Hsieh, Fen-Chiu ;
Lee, Tai-Cheng .
2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, :61-+