Design of High Speed, Reconfigurable Multiple ICs Tester using FPGA Platform

被引:0
作者
Rabakavi, Basavaraj [1 ]
Siddamal, Saroja [2 ]
机构
[1] Govt Engn Coll, Dept E&C, Haveri, Karnataka, India
[2] KLE Technol Univ, Sch E&C, Hubli, Karnataka, India
来源
2018 3RD INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER, AND OPTIMIZATION TECHNIQUES (ICEECCOT - 2018) | 2018年
关键词
FPGA; ATE; Digital IC tester; SOIC; VLSI; Concurrent execution;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
As the technology shrinks complexity and density are increasing. It is required to maintain the quality and reliability of the IC designed. High testing cost of these ATE machines, leads to the validation of VLSI circuits more complicated. The testers used in small scale industries and academics test single IC at a time. In this paper the authors have proposed FPGA based IC tester which is indigenous, high speed, reconfigurable easy to use. The designed IC tester has multiple IC testing capability. This FPGA based tester supports different packages like DIP and SOIC. This design suits for small scale and medium scale industries and also for academics. For determining the DUT whether it is functionally working or not, proposed IC tester sends a series of inputs to DUT, receives actual outputs from DUT and compares them with expected outputs. The proposed IC tester have advantage of testing multiple ICs at the same time with high speed of about approximate worst case 0.001 sec compared to existing testing with speed of 0.8 sec for single package. Thus the system is completely flexible for use in most small & medium-scale testing application.
引用
收藏
页码:909 / 914
页数:6
相关论文
共 20 条
[1]  
Abhinand K. S., 2011, JITE INT SCI, V2, P57
[2]  
Ahmed S., 2007, STUDIES PARALLEL DIS
[3]  
Ali L., 2005, American Journal of Applied Sciences, V2, P824, DOI 10.3844/ajassp.2005.824.827
[4]  
Bayrakci A. A., 2017, IEEE
[5]  
Borah B. J., 2016, DIGITAL IC TESTER EM
[6]  
Boudreault A. L., 1975, IEEE T MANUFACTURING, V4
[7]  
Chakraborty S., 2014, IJTEL, V3
[8]  
de Oliveira L. L., 2005, LOW PRICE PLATFORM T
[9]  
Dixit A. S., 2017, DIGI 20TAL IC TESTER, V2
[10]  
Dunbar J., 2010, THESES