A 9-Bit 150-MS/s Subrange ADC Based on SAR Architecture in 90-nm CMOS

被引:54
作者
Lin, Ying-Zu [1 ]
Liu, Chun-Cheng [1 ]
Huang, Guan-Ying [1 ]
Shyu, Ya-Ting [1 ]
Liu, Yen-Ting [2 ]
Chang, Soon-Jyh [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
[2] Texas Tech Univ, Lubbock, TX 79409 USA
关键词
Flash ADC; hybrid ADC; SAR ADC; subrange ADC; two-step ADC; 10-BIT;
D O I
10.1109/TCSI.2012.2215756
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 9-bit subrange analog-to-digital converter (ADC) consisting of a 3.5-bit flash coarse ADC, a 6-bit successive-approximation-register (SAR) fine ADC, and a differential segmented capacitive digital-to-analog converter (DAC). The flash ADC controls the thermometer coarse capacitors of the DAC and the SAR ADC controls the binary fine ones. Both theoretical analysis and behavioral simulations show that the differential non-linearity (DNL) of a SARADC with a segmented DAC is better than that of a binary ADC. The merged switching of the coarse capacitors significantly enhances overall operation speed. At 150 MS/s, the ADC consumes 1.53 mW from a 1.2-V supply. The effective number of bits (ENOB) is 8.69 bits and the effective resolution bandwidth (ERBW) is 100 MHz. With a 1.3-V supply voltage, the sampling rate is 200 MS/s with 2.2-mW power consumption. The ENOB is 8.66 bits and the ERBW is 100 MHz. The FOMs at 1.3 V and 200 MS/s, 1.2 V and 150 MS/s and 1 V and 100 MS/s are 27.2, 24.7, and 17.7 fJ/conversion-step, respectively.
引用
收藏
页码:570 / 581
页数:12
相关论文
共 23 条
[1]   A 1.5-V, 10-bit, 14.3-MS/s CMOS pipeline analog-to-digital converter [J].
Abo, AM ;
Gray, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) :599-606
[2]  
[Anonymous], ISSCC
[3]  
BOULEMNAKHER M, 2008, IEEE ISSCC FEB, P250
[4]  
Chen S., 2006, IEEE INT SOLID STATE, V49, P574
[5]   Design and Experimental Verification of a Power Effective Flash-SAR Subranging ADC [J].
Chio, U-Fat ;
Wei, He-Gong ;
Zhu, Yan ;
Sin, Sai-Weng ;
U, Seng-Pan ;
Martins, R. P. ;
Maloberti, Franco .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (08) :607-611
[6]   A 9-bit 80 MS/s Successive Approximation Register Analog-to-Digital Converter With a Capacitor Reduction Technique [J].
Cho, Young-Kyun ;
Jeon, Young-Deuk ;
Nam, Jae-Won ;
Kwon, Jong-Kee .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (07) :502-506
[7]  
Chun-Cheng Liu, 2010, 2010 IEEE International Solid-State Circuits Conference (ISSCC), P386, DOI 10.1109/ISSCC.2010.5433970
[8]  
Craninckx J., 2007, 2007 IEEE International Solid-State Circuits Conference (IEEE Cat. No.07CH37858), P246, DOI 10.1109/ISSCC.2007.373386
[9]  
Figueiredo P.M., 2006, ISSCC DIGEST TECHNIC, P568
[10]   Averaging technique in flash analog-to-digital converters [J].
Figueiredo, PM ;
Vital, JC .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (02) :233-253