Cell-based layout techniques supporting gate-level voltage scaling for low power

被引:1
|
作者
Yeh, CW [1 ]
Kang, YS [1 ]
机构
[1] Natl Chung Cheng Univ, Dept Elect Engn, Chiayi 621, Taiwan
关键词
layout; low power; standard cell; voltage;
D O I
10.1109/92.974912
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Gate-level voltage scaling Is an approach that allows different supply voltages for different gates In order to achieve power reduction. Previous research focused on determining the voltage level for each gate and ascertaining the power saving capability of the approach via logic-level power estimation. In this correspondence, we present cell-based layout techniques that make the approach feasible. We first propose a new block layout style and a placement strategy to support the voltage scaling with conventional standard cell libraries. Then, we propose a new cell layout style with built-in multiple supply rails so that gate-level voltage scaling can be immediately embedded in a typical cell-based design flow. Experimental results show that proposed techniques maintain good power benefit while introducing moderate layout overhead.
引用
收藏
页码:983 / 986
页数:4
相关论文
共 25 条
  • [21] Architecture- and Gate-Oxide-Level Optimization of a Si-Based Asymmetric U-TFET for Low Power Operation: a Real-Time Gate/Drain Electrostatic Based Leakage Perspective
    Suman Das
    Avik Chattopadhyay
    Suchismita Tewari
    Silicon, 2022, 14 : 10719 - 10727
  • [22] A Low-Power and High-Speed Voltage Level Shifter Based on a Regulated Cross-Coupled Pull-Up Network
    Kabirpour, Saeideh
    Jalali, Mohsen
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (06) : 909 - 913
  • [23] Arc extinction of DC side low-voltage breaker of charging device for battery pack in power plant based on insulated-gate bipolar transistor module series technology
    Yao, Fang
    Zhao, Wangwang
    Wang, Jie
    Li, Zhigang
    JOURNAL OF ENGINEERING-JOE, 2019, (16): : 2312 - 2317
  • [24] A Near-Threshold Cell-Based All-Digital PLL with Hierarchical Band-Selection G-DCO for Fast Lock-In and Low-Power Applications
    Chang, Chia-Wen
    Chu, Yuan-Hua
    Jou, Shyh-Jye
    IEICE TRANSACTIONS ON ELECTRONICS, 2015, E98C (08): : 882 - 891
  • [25] Cell Design Methodology Based on Transmission Gate for Low-Power High-Speed Balanced XOR-XNOR Circuits in Hybrid-CMOS Logic Style
    Nikoubin, Tooraj
    Grailoo, Mandieh
    Mozafari, Sayyed Hasan
    JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (04) : 503 - 512