Cell-based layout techniques supporting gate-level voltage scaling for low power

被引:1
|
作者
Yeh, CW [1 ]
Kang, YS [1 ]
机构
[1] Natl Chung Cheng Univ, Dept Elect Engn, Chiayi 621, Taiwan
关键词
layout; low power; standard cell; voltage;
D O I
10.1109/92.974912
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Gate-level voltage scaling Is an approach that allows different supply voltages for different gates In order to achieve power reduction. Previous research focused on determining the voltage level for each gate and ascertaining the power saving capability of the approach via logic-level power estimation. In this correspondence, we present cell-based layout techniques that make the approach feasible. We first propose a new block layout style and a placement strategy to support the voltage scaling with conventional standard cell libraries. Then, we propose a new cell layout style with built-in multiple supply rails so that gate-level voltage scaling can be immediately embedded in a typical cell-based design flow. Experimental results show that proposed techniques maintain good power benefit while introducing moderate layout overhead.
引用
收藏
页码:983 / 986
页数:4
相关论文
共 25 条
  • [1] Cell-based layout techniques supporting gate-level voltage scaling for low power
    Yeh, CW
    Kang, YS
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (05) : 629 - 633
  • [2] Simultaneous voltage scaling and gate sizing for low-power design
    Chen, CH
    Sarrafzadeh, M
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2002, 49 (06) : 400 - 408
  • [3] Standard Cell-Based Low Power Embedded Controller Design
    Jovanovic, Borisav
    Damnjanovic, Milunka
    Petkovic, Predrag
    Litovski, Vanco
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (06)
  • [4] Performance analysis of multi-scaling voltage level shifter for low-power applications
    Vaithiyanathan, D.
    Kurmi, Megha Singh
    Mishra, Alok Kumar
    Pari, Britto J.
    WORLD JOURNAL OF ENGINEERING, 2020, 17 (06) : 803 - 809
  • [5] An Ultra-Low-Power 9T SRAM Cell Based on Threshold Voltage Techniques
    Moghaddam, Majid
    Timarchi, Somayeh
    Moaiyeri, Mohammad Hossein
    Eshghi, Mohammad
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2016, 35 (05) : 1437 - 1455
  • [6] An Ultra-Low-Power 9T SRAM Cell Based on Threshold Voltage Techniques
    Majid Moghaddam
    Somayeh Timarchi
    Mohammad Hossein Moaiyeri
    Mohammad Eshghi
    Circuits, Systems, and Signal Processing, 2016, 35 : 1437 - 1455
  • [7] Voltage Scaling Based Low Power High Performance Vedic Multiplier Design on FPGA
    Goswami, Kavita
    Pandey, Bishwajeet
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1529 - 1533
  • [8] A Layout Strategy for Low-Power Voltage Level Shifters in 28nm UTBB FDSOI Technology
    Corsonello, P.
    Frustaci, F.
    Perri, S.
    2015 AEIT INTERNATIONAL ANNUAL CONFERENCE (AEIT), 2015,
  • [9] Low Voltage Low Power Quadrature LC Oscillator Based on Back-gate Superharmonic Capacitive Coupling
    Ma, Minglin
    Li, Zhijun
    FREQUENZ, 2013, 67 (9-10) : 341 - 345
  • [10] Design methodology of ultra low-power MPEG4 codec core exploiting voltage scaling techniques
    Usami, K
    Igarashi, M
    Ishikawa, T
    Kanazawa, M
    Takahashi, M
    Hamada, M
    Arakida, H
    Terazawa, T
    Kuroda, T
    1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 483 - 488