Adaptive supply serial links with sub-I-V operation and per-pin clock recovery

被引:58
作者
Kim, J [1 ]
Horowitz, MA [1 ]
机构
[1] Stanford Univ, Comp Syst Lab, Stanford, CA 94305 USA
关键词
adaptive power-supply regulation; clock recovery phase/delay-locked loop (PLL/DLL); high-speed interfaces; low power; low voltage; multiphase clock; serial links;
D O I
10.1109/JSSC.2002.803937
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The application of adaptive power-supply regulation is extended to serial links. The adaptive supply maximizes the energy-efficiency of the I/O circuits and serves as a global bias to scale the link properties optimally with the bitrate. Parallelism in transceivers and the use of multiphase clocks increase the bitrate to a multiple of the clock frequency and, hence, enable the low-frequency low-voltage operation to reduce power while meeting the specified bitrate. Two key designs to enable this power saving are presented: parallelized transceivers for low-voltage operation and dual-loop architecture phase/delay-locked loop for multiphase clock distribution. A prototype chip fabricated in 0.25-mum CMOS process operates at 0.65-5.0 Gb/s while dissipating 9.7-380 mW.
引用
收藏
页码:1403 / 1413
页数:11
相关论文
共 57 条
[1]   CLOCK RECOVERY FROM RANDOM BINARY SIGNALS [J].
ALEXANDER, JDH .
ELECTRONICS LETTERS, 1975, 11 (22) :541-542
[2]  
Anand S. B., 2001, 2001 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC (Cat. No.01CH37177), P214, DOI 10.1109/ISSCC.2001.912609
[3]  
[Anonymous], P 7 POW CONV INT C A
[4]  
BAUMERT RJ, 1989, P IEEE CICC
[5]   A dynamic voltage scaled microprocessor system [J].
Burd, TD ;
Pering, TA ;
Stratakos, AJ ;
Brodersen, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (11) :1571-1580
[6]  
CHANDRAKASAN A, 2001, DESIGN HIGH PERFORMA, pCH19
[7]   LOW-POWER CMOS DIGITAL DESIGN [J].
CHANDRAKASAN, AP ;
SHENG, S ;
BRODERSEN, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) :473-484
[8]  
CLARK L, 2001, IEEE INT SOL STAT CI, P230
[9]   SWITCHED-OPAMP - AN APPROACH TO REALIZE FULL CMOS SWITCHED-CAPACITOR CIRCUITS AT VERY-LOW POWER-SUPPLY VOLTAGES [J].
CROLS, J ;
STEYAERT, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (08) :936-942
[10]  
Dally W, 2008, DIGITAL SYSTEMS ENG