A 1-GS/s 6-Bit Two-Channel Two-Step ADC in 0.13-μm CMOS

被引:10
作者
Chen, Hung-Wei [1 ]
Chen, I-Ching
Tseng, Huan-Chieh
Chen, Hsin-Shu
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
关键词
Analog-to-digital converter; high speed; low power; power efficiency; time-interleaved; two-step;
D O I
10.1109/JSSC.2009.2032258
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a 6-bit 1-GS/s 49 mW two-channel two-step analog-to-digital converter (ADC) without calibration is implemented in 0.13-mu m CMOS process. The proposed multiplying digital-to-analog converter (MDAC) processes the analog signal with two clock periods for one conversion: half for sampling, half for Coarse ADC (CADC) resolving, and one for residue amplification. A self-timing technique is used to prevent disturbance at the beginning of the residue amplification. The reduction of the MDAC output swing by enhancing the accuracy of CADC increases the output devices' over-drive voltage and decreases output loading. The proposed design methods allow closed-loop MDAC to operate at high speed while maintaining low power consumption. The measured SFDR, SNR, and SNDR are 40.7 dB, 33.8 dB, and 33.7 dB, respectively, at the Nyquist rate input. The ADC power dissipation is 49 mW and corresponds to a figure-of-merit (FoM) of 1.24 pJ/conv.-step. The active area occupies 0.16 mm(2).
引用
收藏
页码:3051 / 3059
页数:9
相关论文
共 17 条
[1]  
Cao Z., 2008, Solid-State Circuits Conference,ISSCC Digest of Technical Papers, P542
[2]   A 6-b 1.3-Gsample/s A/D converter in 0.35-μm CMOS [J].
Choi, M ;
Abidi, AA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (12) :1847-1858
[3]   A 6-bit 3.5-GS/s 0.9-V 98-mW Flash ADC in 90-nm CMOS [J].
Deguchi, Kazuaki ;
Suwa, Naoko ;
Ito, Masao ;
Kumamoto, Toshio ;
Miki, Takahiro .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (10) :2303-2310
[4]   A 10-BIT 5-MSAMPLE/S CMOS 2-STEP FLASH ADC [J].
DOERNBERG, J ;
GRAY, PR ;
HODGES, DA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (02) :241-249
[5]  
Figueiredo P.M., 2006, ISSCC DIGEST TECHNIC, P568
[6]  
FUKUSHIMA N, 1989, ISSCC, P14
[7]  
Gupta S., 2006, IEEE INT SOLID STATE, P2360
[8]  
Hsu CC, 2007, 2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, P66, DOI 10.1109/THERMINIC.2007.4451749
[9]  
Kattmann K., 1991, IEEE INT SOLID STATE, P170
[10]   Explicit analysis of channel mismatch effects in time-interleaved ADC systems [J].
Kurosawa, N ;
Kobayashi, H ;
Maruyama, K ;
Sugawara, H ;
Kobayashi, K .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2001, 48 (03) :261-271