Dynamic Compaction in SAT-Based ATPG

被引:20
作者
Czutro, Alexander [1 ]
Polian, Ilia [1 ]
Engelke, Piet [1 ]
Reddy, Sudhakar M. [2 ]
Becker, Bernd [1 ]
机构
[1] Univ Freiburg, Inst Comp Sci, D-79110 Freiburg, Germany
[2] Univ Iowa, ECE Dept, Iowa City, IA 52242 USA
来源
2009 ASIAN TEST SYMPOSIUM, PROCEEDINGS | 2009年
关键词
SAT-based ATPG; Dynamic compaction; SATISFIABILITY; GENERATION;
D O I
10.1109/ATS.2009.31
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
SAT-based automatic test pattern generation has several advantages compared to conventional structural procedures. yet often yields too large test sets. We present a dynamic compaction procedure for SAT-based ATPG which utilizes internal data structures of the SAT solver to extract essential fault detection conditions and to generate patterns which cover multiple faults We complement this technique by a state-of-the-art forward-looking reverse-order simulation procedure. Experimental results obtained for an industrial benchmark, circuit suite show: that the new, method outperforms earlier static approaches by approximately 23%.
引用
收藏
页码:187 / +
页数:2
相关论文
共 50 条
  • [31] Towards a Compact SAT-Based Encoding of Itemset Mining Tasks
    Nekkache, Ikram
    Jabbour, Said
    Sais, Lakhdar
    Kamel, Nadjet
    INTEGRATION OF CONSTRAINT PROGRAMMING, ARTIFICIAL INTELLIGENCE, AND OPERATIONS RESEARCH, 2021, 12735 : 163 - 178
  • [32] Parallel Order ATPG for Test Compaction
    Chen, Yu-Wei
    Ho, Yu-Hao
    Chang, Chih-Ming
    Yang, Kai-Chieh
    Li, Ming-Ting
    Li, James Chien-Mo
    2018 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2018,
  • [33] Towards Complete SAT-based Cryptanalysis of RC5 Cipher
    Sobon, Artur
    Kurkowski, Miroslaw
    Stachowiak, Sylwia
    2019 IEEE 15TH INTERNATIONAL SCIENTIFIC CONFERENCE ON INFORMATICS (INFORMATICS 2019), 2019, : 397 - 402
  • [34] PASSAT:: Efficient SAT-based test pattern generation for industrial circuits
    Shi, J
    Fey, G
    Drechsler, R
    Glowatz, A
    Hapke, F
    Schlöffel, J
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW FRONTIERS IN VLSI DESIGN, 2005, : 212 - 217
  • [35] A Distributed ATPG System Combining Test Compaction Based on Pure MaxSAT
    Chao, Zhiteng
    Wang, Senlin
    Tian, Pengyu
    Yuan, Shuwen
    Li, Huawei
    Ye, Jing
    Li, Xiaowei
    2023 IEEE 32ND ASIAN TEST SYMPOSIUM, ATS, 2023, : 13 - 18
  • [36] SAT-based Silicon Debug of Electrical Errors under Restricted Observability Enhancement
    Kumar, Binod
    Fujita, Masahiro
    Singh, Virendra
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2019, 35 (05): : 655 - 678
  • [37] A Counterexample-Guided Interpolant Generation Algorithm for SAT-based Model Checking
    Wu, Cheng-Yin
    Wu, Chi-An
    Lai, Chien-Yu
    Huang, Chung-Yang
    2013 50TH ACM / EDAC / IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2013,
  • [38] SAT-based Silicon Debug of Electrical Errors under Restricted Observability Enhancement
    Binod Kumar
    Masahiro Fujita
    Virendra Singh
    Journal of Electronic Testing, 2019, 35 : 655 - 678
  • [39] SAT-ATPG for Application-Oriented FPGA Testing
    Huelle, Robert
    Fiser, Petr
    Schmidt, Jan
    Borecky, Jaroslav
    2016 15TH BIENNIAL BALTIC ELECTRONICS CONFERENCE (BEC), 2016, : 83 - 86
  • [40] A Methodology for SAT-based Electrical Error Debugging during Post-silicon Validation
    Kumar, Binod
    Fujita, Masahiro
    Singh, Virendra
    2019 32ND INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2019 18TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2019, : 389 - 394