Robust circuit implementation of 4-bit 4-tube CNFET based ALU at 16-nm technology node

被引:12
|
作者
Srivastava, Pragya [1 ]
Yadav, Richa [1 ]
Srivastava, Richa [2 ]
机构
[1] Indira Gandhi Delhi Tech Univ Women, Dept ECE, New Delhi, India
[2] Delhi NCR, KIET Grp Inst, Dept ECE, Ghaziabad, India
关键词
Carbon nanotube field effect transistor (CNFET); Arithmetic logic unit (ALU); MOS current mode logic (MCML); Low power; Propagation delay(t(p)); Power-delay product (PDP); Energy-delay product (EDP); Robust; Variability analysis; CNT; Transmission gate (TG); Nanoelectronics;
D O I
10.1007/s10470-021-01825-y
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Tremendous and inescapable application of full adder adds impetus to its optimization till high-end performance. Use of full adder propels the design engineer to unearth various digital circuits, whose implementation otherwise would not be a cakewalk. This paper exhumes finest 3-bit parity checker in terms of power dissipation (PWR) and energy-delay product (EDP) variability. MCML (MOS Current Mode Logic) based implementation is practiced to improvise the circuit. Further, in this treatise, above mentioned 'CNFET-based 3-bit MCML parity checker' (used as full adder) and Transmission Gate based multiplexer is used to implement a novel design of '4-Bit 4-Tube CNFET based ALU' at 16-nm Technology Node. This CNFET-based ALU thus implemented is further compared with its CMOS counterpart. Simulation results establish the superior performance of proposed '4-Bit 4-Tube CNFET-based ALU' in terms of propagation delay (t(p)) (9.04x), PWR (1.68x), PDP (15.09x) and EDP (136.42x). The exposition establishes that the idea of using a 'CNFET-based 3-bit MCML parity checker' to design a new ALU circuit, i.e., '4-Bit 4-Tube CNFET-based ALU' would provide a gigantic horizon for a design engineer.
引用
收藏
页码:127 / 134
页数:8
相关论文
共 40 条
  • [11] Reading a 4-Bit SLC NAND Flash Memory in 180nm Technology
    Shah, Nilesh
    Dhavse, Rasika
    Darji, Anand
    INFORMATION AND COMMUNICATION TECHNOLOGIES, 2010, 101 : 681 - 685
  • [12] Fin Field Effect Transistor with Active 4-Bit Arithmetic Operations in 22 nm Technology
    Senthilmurugan, S.
    Gunaseelan, K.
    INTELLIGENT AUTOMATION AND SOFT COMPUTING, 2023, 35 (02): : 1323 - 1336
  • [13] A 4.2GS/s 4-bit ADC in 45nm CMOS Technology
    Kumar, Manoj
    Varshney, Saloni
    2013 IEEE ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2013, : 24 - 28
  • [14] A Hybrid 4th-Order 4-Bit Continuous-Time ΔΣ Modulator in 65-nm CMOS Technology
    Gaoding, Ningcheng
    Bousquet, Jean-Francois
    2020 18TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS'20), 2020, : 134 - 137
  • [15] A novel energy efficient 4-bit vedic multiplier using modified GDI approach at 32 nm technology
    Rao, K. Nishanth
    Sudha, D.
    Khalaf, Osamah Ibrahim
    Abdulsaheb, Ghaida Muttasher
    Kumar, Aruru Sai
    Priyanka, S. Siva
    Ouahada, Khmaies
    Hamam, Habib
    HELIYON, 2024, 10 (10)
  • [16] Ultra Compact and Linear 4-bit Digital-to-Analog Converter in 22nm FDSOI Technology
    Eslahi, Hossein
    Hamilton, Tara J.
    Khandelwal, Sourabh
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 2778 - 2781
  • [17] A 4-bit 9 KS/s Distortionless Successive Approximation ADC in 180-nm CMOS Technology
    Dipu, P.
    Saidulu, B.
    Aravind, K.
    Raj, Johny S.
    Sivasankaran, K.
    ARTIFICIAL INTELLIGENCE AND EVOLUTIONARY ALGORITHMS IN ENGINEERING SYSTEMS, VOL 1, 2015, 324 : 55 - 63
  • [18] 4-bit CNN Quantization Method With Compact LUT-Based Multiplier Implementation on FPGA
    Zhao, Bingrui
    Wang, Yaonan
    Zhang, Hui
    Zhang, Jinzhou
    Chen, Yurong
    Yang, Yimin
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2023, 72 : 1 - 10
  • [19] Hybrid Single Electron Transistor based Low Power Consuming 4-bit Parallel Adder/Subtractor circuit in 65 nanometer technology
    Mukherjee, Sudipta
    Delwar, Tahesin Samira
    Jana, Anindya
    Sarkar, Subir Kumar
    2014 17TH INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION TECHNOLOGY (ICCIT), 2014, : 136 - 140
  • [20] Fault-tolerant Quantum Implementation of 1-bit and 4-bit Comparator Circuit using Clifford plus T-group
    Biswal, Laxmidhar
    Bandyopadhay, Chandan
    Rahaman, Hafizur
    PROCEEDINGS OF THE 2019 9TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED 2019), 2019, : 108 - 113