Design of a 6.25Gb/s Adaptive Decision Feedback Equalizer in 0.18μm CMOS Technology

被引:0
作者
Wu, Xiao [1 ]
Hu, Qingsheng [1 ]
机构
[1] Southeast Univ, Inst RF & OE ICs, Nanjing 210096, Jiangsu, Peoples R China
来源
PROCEEDINGS OF 2014 IEEE WORKSHOP ON ADVANCED RESEARCH AND TECHNOLOGY IN INDUSTRY APPLICATIONS (WARTIA) | 2014年
关键词
Adaptive equalization; Decision Feedback Equalizer (DFE); half rate structure; Sign-Sign LMS; DAC; TRANSCEIVER;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper presents a 6.25Gb/s adaptive decision feedback equalizer (DFE) for high speed backplane communication, which consists of a high-speed DFE and an adaptation engine based on Sign-Sign LMS algorithm. Halfrate structure and current mode logic are employed to pursue a high operating speed. The adaptation engine is composed of sense amplifiers (SA), a 5-bit up/down counter and a 5-bit DAC, which are implemented in CMOS logic at 781.25MHz. Designed in 0.18 mu m CMOS process, the equalizer has an area of 0.6x0.55mm(2) including I/O pads, and the static power consumption is 45.9mW under 1.8V power supply. Measurement results show that the proposed equalizer can adapt to signals achieved from PCB channels of different lengths, and the data rate can be up to 6.8Gb/s with horizontal eye opening of outputs larger than 0.8UI.
引用
收藏
页码:1209 / 1212
页数:4
相关论文
共 7 条
  • [1] A 12.4-mW 4.5-Gb/s Receiver With Majority-Voting 1-Tap Speculative DFE in 0.13-μm CMOS
    Chen, Jikai
    Bashirullah, Rizwan
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (12) : 867 - 871
  • [2] Adaptive Equalizer Training For High-Speed Low-Power Communication Systems
    Fang, Yuan
    Chen, Ling
    Jaiswal, Ashok
    Hofmann, Klaus
    Gregorius, Peter
    [J]. 16TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2013), 2013, : 745 - 751
  • [3] Kargar M., 2010, Proceedings of the 36th European Solid State Circuits Conference (ESSCIRC 2010), P550, DOI 10.1109/ESSCIRC.2010.5619584
  • [4] Milijevic S., 2006, 4GBPS CMOS BACKPLANE
  • [5] Milijevic S, 2005, ELECT LETT, V41
  • [6] A 6.25-Gb/s binary transceiver in 0.13-μm CMOS for serial data transmission across high loss legacy backplane channels
    Payne, R
    Landman, P
    Bhakta, B
    Ramaswamy, S
    Wu, S
    Powers, JD
    Erdogan, MU
    Yee, AL
    Gu, R
    Wu, L
    Xie, YQ
    Parthasarathy, L
    Brouse, K
    Mohammed, W
    Heragu, K
    Gupta, V
    Dyson, L
    Lee, W
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (12) : 2646 - 2657
  • [7] An adaptive PAM-4 5-Gb/s backplane transceiver in 0.25-μm CMOS
    Stonick, JT
    Wei, GY
    Sonntag, JL
    Weinlader, DK
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (03) : 436 - 443