77 GHz phase-locked loop for automobile radar system in 90-nm CMOS technology

被引:3
|
作者
Lin, Yo-Sheng [1 ]
Lan, Kai-Siang [1 ]
Wang, Chien-Chin [1 ]
Lin, Hsin-Chen [1 ]
机构
[1] Natl Chi Nan Univ, Dept Elect Engn, Puli, Taiwan
关键词
CMOS; injection-locked frequency divider (ILFD); phase and frequency detector (PFD); phase-locked loop (PLL); voltage-controlled oscillator (VCO); FREQUENCY-DIVIDER; VCO;
D O I
10.1002/mop.31013
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design and implementation of a 77 GHz phase-locked loop (PLL) for automobile radar system in 90 nm CMOS technology is demonstrated. To enhance the operation frequency range of the voltage-controlled oscillator in the PLL, reversely tunable LC source degeneration technique is adopted. To improve the frequency locking range of the divide-by-3 injection-locked frequency divider in the PLL, a parallel inductor is used to parallel resonate the parasitic capacitance of the cross-coupled transistors. In addition, a phase and frequency detector with enhanced D flip flops is used to effectively reduce the dead zone. The PLL consumes only 49.6 mW and exhibits an operation range of 2.4 GHz (76.8 approximate to 79.2 GHz) and reference sidebands of <-56 dBc. The chip area of the PLL is only 0.656 mm(2) excluding the test pads.
引用
收藏
页码:546 / 555
页数:10
相关论文
共 50 条
  • [41] 60-GHz Integrated Transmitter Development in 90-nm CMOS
    Dawn, Debasis
    Sen, Padmanava
    Sarkar, Saikat
    Perumana, Bevin
    Pinel, Stephane
    Laskar, Joy
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2009, 57 (10) : 2354 - 2367
  • [42] A wideband CMOS power amplifier for 77 GHz automobile radar and 94 GHz image radar systems
    Lin, Yo-Sheng
    Lan, Kai-Siang
    Gao, Jia-Wei
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2017, 59 (09) : 2112 - 2122
  • [43] Analog Signal Processing for Pulse Compression Radar in 90-nm CMOS
    Parlak, Mehmet
    Matsuo, Michiaki
    Buckwalter, James F.
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2012, 60 (12) : 3810 - 3822
  • [44] A LOW-POWER 802.11 AD COMPATIBLE 60-GHZ PHASE-LOCKED LOOP IN 65-NM CMOS
    Cheema, Hammad M.
    Arsalan, Muhammad
    Salama, Khaled N.
    Shamim, Atif
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2015, 57 (03) : 660 - 667
  • [45] A low spur,low jitter 10-GHz phase-locked loop in 0.13-μm CMOS technology
    梅年松
    孙瑜
    陆波
    潘姚华
    黄煜梅
    洪志良
    半导体学报, 2011, 32 (03) : 100 - 104
  • [46] An 18.7mW 10-GHz Phase-Locked Loop Circuit in 0.13-μm CMOS
    Tseng, I-Wei
    Wu, Jen-Ming
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 227 - 230
  • [47] A digitally calibrated 64.3-66.2GHz phase-locked loop
    Tsai, Kun-Hung
    Wu, Jia-Hao
    Liu, Shen-Iuan
    2008 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, VOLS 1 AND 2, 2008, : 275 - +
  • [48] An X-Band 9.75/10.6 GHz Low-Power Phase-Locked Loop using 0.18-μm CMOS Technology
    Tsai, Jeng-Han
    Hsu, Chin-Yi
    Chao, Chia-Hsiang
    2015 10TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2015, : 238 - 241
  • [49] Impact of Gate Leakage on Performances of Phase-Locked Loop Circuit in Nanoscale CMOS Technology
    Chen, Jung-Sheng
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2009, 56 (08) : 1774 - 1779
  • [50] A low spur, low jitter 10-GHz phase-locked loop in 0.13-mu m CMOS technology
    Mei Niansong
    Sun Yu
    Lu Bo
    Pan Yaohua
    Huang Yumei
    Hong Zhiliang
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (03)