77 GHz phase-locked loop for automobile radar system in 90-nm CMOS technology

被引:3
|
作者
Lin, Yo-Sheng [1 ]
Lan, Kai-Siang [1 ]
Wang, Chien-Chin [1 ]
Lin, Hsin-Chen [1 ]
机构
[1] Natl Chi Nan Univ, Dept Elect Engn, Puli, Taiwan
关键词
CMOS; injection-locked frequency divider (ILFD); phase and frequency detector (PFD); phase-locked loop (PLL); voltage-controlled oscillator (VCO); FREQUENCY-DIVIDER; VCO;
D O I
10.1002/mop.31013
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design and implementation of a 77 GHz phase-locked loop (PLL) for automobile radar system in 90 nm CMOS technology is demonstrated. To enhance the operation frequency range of the voltage-controlled oscillator in the PLL, reversely tunable LC source degeneration technique is adopted. To improve the frequency locking range of the divide-by-3 injection-locked frequency divider in the PLL, a parallel inductor is used to parallel resonate the parasitic capacitance of the cross-coupled transistors. In addition, a phase and frequency detector with enhanced D flip flops is used to effectively reduce the dead zone. The PLL consumes only 49.6 mW and exhibits an operation range of 2.4 GHz (76.8 approximate to 79.2 GHz) and reference sidebands of <-56 dBc. The chip area of the PLL is only 0.656 mm(2) excluding the test pads.
引用
收藏
页码:546 / 555
页数:10
相关论文
共 50 条
  • [21] A 283-GHz Fully Integrated Phase-Locked Loop Based on 65-nm CMOS
    Yoo, Junghwan
    Kim, Doyoon
    Kim, Jungsoo
    Song, Kiryong
    Rieh, Jae-Sung
    IEEE TRANSACTIONS ON TERAHERTZ SCIENCE AND TECHNOLOGY, 2018, 8 (06) : 784 - 792
  • [22] A 140GHz Phase-Locked Loop with 14.3% locking range in 65-nm CMOS
    Zhang, Lei
    Lin, Lin
    Zhu, Xinxin
    Wang, Yan
    2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,
  • [23] A 2.9 GHz CMOS Phase-Locked Loop with Improved Ring Oscillator
    Zhang, Yating
    Xing, Zhao
    Peng, Yu
    Zhang, Tian
    Liu, Huihua
    Wu, Yunqiu
    Zhao, Chenxi
    Kang, Kai
    2019 IEEE MTT-S INTERNATIONAL WIRELESS SYMPOSIUM (IWS 2019), 2019,
  • [24] A 62-6601GHz phase-locked loop in 0.13um CMOS technology
    Tsai, Kun-Hung
    Liu, Shen-Iuan
    2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 113 - +
  • [25] A 131 GHz push-push VCO in 90-nm CMOS technology
    Huang, PC
    Liu, RC
    Chang, HY
    Lin, CS
    Lei, MF
    Wang, H
    Su, CY
    Chang, CL
    2005 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2005, : 613 - 616
  • [26] A 76.2-89.1 GHz Phase-Locked Loop With 15.6% Tuning Range in 90 nm CMOS for W-Band Applications
    Tan, Kai-Wen
    Chu, Ta-Shun
    Hsu, Shawn S. H.
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2015, 25 (08) : 538 - 540
  • [27] A 40-74 GHz amplitude/phase control MMIC using 90-nm CMOS technology
    Wu, Pei-Si
    Chang, Hong-Yeh
    Lei, Ming-Fong
    Huang, Bo-, Jr.
    Wang, Huei
    Yu, Cheng-Ming
    2007 EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE, VOLS 1 AND 2, 2007, : 197 - +
  • [28] A 5.91-8.94GHz phase-locked loop in 65 nm CMOS for 5G applications
    Zhou, Pizeng
    Li, Chao
    Kang, Zehui
    Zheng, Shiyuan
    Wu, Liang
    Xue, Quan
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2023, 65 (04) : 975 - 980
  • [29] A 23.67-to-45-GHz Wide Tuning Range Dual VCO with Phase Noise Enhancement in 90-nm CMOS Technology
    Li, Wei-Tsung
    Cheng, Jen-Hao
    Wu, Yi-Ming
    Huang, Tian-Wei
    2013 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST (IMS), 2013,
  • [30] A 24-64 GHz Wideband Static CML Frequency Divider in a 90-nm CMOS Technology
    Patnaik, Abinash
    Yoon, Daekeun
    IEEE MICROWAVE AND WIRELESS TECHNOLOGY LETTERS, 2025, 35 (01): : 71 - 74