Back gate bias influence on SOI Ω-gate nanowire down to 10 nm width

被引:0
作者
Almeida, L. M. [1 ]
Agopian, P. G. D. [1 ,2 ]
Martino, J. A. [1 ]
Barraud, S. [3 ,4 ]
Vinet, M. [3 ,4 ]
Faynot, O. [3 ,4 ]
机构
[1] Univ Sao Paulo, LSI PSI USP, Sao Paulo, Brazil
[2] Univ Estadual Paulista, UNESP, Sao Joao Da Boa Vista, Brazil
[3] CEA, LETI, Minatec Campus, F-38054 Grenoble, France
[4] Univ Grenoble Alpes, F-38054 Grenoble, France
来源
2016 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S) | 2016年
基金
巴西圣保罗研究基金会;
关键词
SOI; Omega-Gate; Nanowire; Back gate;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We investigate for the first time the influence of the back gate bias (V-B) in the main digital and analog parameters on Silicon-On-Insulator (SOI) omega-gate nanowire devices down to 10 nm width (W). For wider channel, it was observed that for high negative V-B the subthreshold swing (SS) and DIBL are decreased due to the better channel confinement while the intrinsic voltage gain is almost insensitive in all studied devices. For omega-gate nanowire of 10 nm width, no relevant influence was observed in both digital and analog parameters, once that for 11 nm height and rounded structure it is working effectively like a gate all around structure.
引用
收藏
页数:3
相关论文
共 13 条
  • [1] Gate-all-around Silicon Nanowire 25-Stage CMOS Ring Oscillators with Diameter Down to 3 nm
    Bangsaruntip, S.
    Majumdar, A.
    Cohen, G. M.
    Engelmann, S. U.
    Zhang, Y.
    Guillorn, M.
    Gignac, L. M.
    Mittal, S.
    Graham, W. S.
    Joseph, E. A.
    Klaus, D. P.
    Chang, J.
    Cartier, E. A.
    Sleight, J. W.
    [J]. 2010 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2010, : 21 - 22
  • [2] Barraud S, 2014, INT CONF ULTI INTEGR, P65, DOI 10.1109/ULIS.2014.6813907
  • [3] Performance of Omega-Shaped-Gate Silicon Nanowire MOSFET With Diameter Down to 8 nm
    Barraud, S.
    Coquand, R.
    Casse, M.
    Koyama, M.
    Hartmann, J. -M.
    Maffini-Alvaro, V.
    Comboroure, C.
    Vizioz, C.
    Aussenac, F.
    Faynot, O.
    Poiroux, T.
    [J]. IEEE ELECTRON DEVICE LETTERS, 2012, 33 (11) : 1526 - 1528
  • [4] Barraud S, 2013, VLSI TECHN, pT230
  • [5] Enhanced Performance of P-FET Omega-Gate SoI Nanowire With Recessed-SiGe Source-Drain Down to 13-nm Gate Length
    Barraud, Sylvain
    Coquand, Remi
    Hartmann, Jean-Michel
    Maffini-Alvaro, Virginie
    Samson, Marie-Pierre
    Tosti, Lucie
    Allain, Fabienne
    [J]. IEEE ELECTRON DEVICE LETTERS, 2013, 34 (09) : 1103 - 1105
  • [6] Casse M., 2015, 45 EUR SOL STAT DEV, P210
  • [7] Coquand R., 2013, SOI 3D SUBTHR MICR T, P1
  • [8] Coquand R., 2012, P S VLSI TECHN, P13
  • [9] Koyama M, 2014, INT CONF ULTI INTEGR, P57, DOI 10.1109/ULIS.2014.6813905
  • [10] Koyama M, 2014, P TECHN PROGR VLSI T, P1