Design and FPGA implementation of lattice wave fractional order digital differentiator

被引:12
作者
Sharma, Abhay [1 ]
Rawat, Tarun Kumar [1 ]
机构
[1] Netaji Subhas Inst Technol, Div ECE, New Delhi, India
来源
MICROELECTRONICS JOURNAL | 2019年 / 88卷
关键词
Lattice wave digital filter; FPGA; Ant lion optimization; System generator for DSP; MINIMUM MULTIPLIER; FILTERS; DISCRETIZATION; DERIVATIVES; INTEGRATORS;
D O I
10.1016/j.mejo.2019.04.013
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper deals with the design and FPGA implementation of a fractional order digital differentiator. It is realized using computationally efficient lattice wave digital filter (LWDF) which requires minimum multipliers in comparison to the direct form structure. A nature inspired ant lion optimization (ALO) algorithm is utilized to compute optimal coefficients of the LWDF based digital differentiator. The proposed LWDF based digital differentiator is compared with the existing literature in terms of magnitude response, percentage magnitude error and root mean square magnitude error. LWDF structure comprises of constant coefficient multipliers, adders and delay units which are implemented on FPGA with the help of Xilinx system generator for DSP design tool. For efficient implementation of multipliers, multiplier-less logic through digit recoding techniques such as canonic signed digit (CSD) representation and radix-2(r) encoding are described through Verilog HDL and incorporated in the implementation model as black box. Post-implementation results show that implementation based on the radix-2(r) encoding is found to be more efficient than that of the CSD encoding. The design and implementation results are also reported to highlight the improvements.
引用
收藏
页码:67 / 78
页数:12
相关论文
共 50 条
  • [1] VLSI Implementation of Fixed-Point Lattice Wave Digital Filters for Increased Sampling Rate
    Agarwal, Meenakshi
    Rawat, Tarun Kumar
    [J]. RADIOENGINEERING, 2016, 25 (04) : 821 - 829
  • [2] Novel stable higher order s-to-z transforms
    Al-Alaoui, MA
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 2001, 48 (11): : 1326 - 1329
  • [3] Al-Alaoui operator and the new transformation polynomials for discretization of analogue systems
    Al-Alaoui, Mohamad Adnan
    [J]. ELECTRICAL ENGINEERING, 2008, 90 (06) : 455 - 467
  • [4] NOVEL DIGITAL INTEGRATOR AND DIFFERENTIATOR
    ALALAOUI, MA
    [J]. ELECTRONICS LETTERS, 1993, 29 (04) : 376 - 378
  • [5] [Anonymous], 1997, SYST ANAL MODELLING
  • [6] Avizienis A., 1961, IRE Trans. Electron. Comput. EC-, V10, P389, DOI DOI 10.1109/TEC.1961.5219227
  • [7] Design and FPGA implementation of multiplierless comb filter
    Barsainya, Richa
    Agarwal, Meenakshi
    Rawat, Tarun Kumar
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2017, 45 (11) : 1497 - 1513
  • [8] Design of minimum multiplier fractional order differentiator based on lattice wave digital filter
    Barsainya, Richa
    Rawat, Tarun Kumar
    Kumar, Manjeet
    [J]. ISA TRANSACTIONS, 2017, 66 : 404 - 413
  • [9] A new realization of wave digital filters using GIC and fractional bilinear transform
    Barsainya, Richa
    Rawat, Tarun Kumar
    Mahendra, Rachit
    [J]. ENGINEERING SCIENCE AND TECHNOLOGY-AN INTERNATIONAL JOURNAL-JESTECH, 2016, 19 (01): : 429 - 437
  • [10] Continued fraction expansion approaches to discretizing fractional order derivatives - an expository review
    Chen, YQ
    Vinagre, BM
    Podlubny, I
    [J]. NONLINEAR DYNAMICS, 2004, 38 (1-4) : 155 - 170