Ball grid array (BGA) solder joint intermittency real-time detection

被引:4
作者
Roth, N. [1 ]
Wondrak, W. [1 ]
Willikens, A. [1 ]
Hofmeister, J. [2 ]
机构
[1] Daimler AG, D-71059 Sindelfingen, Germany
[2] Ridgetop Grp, Tucson, AZ USA
关键词
D O I
10.1016/j.microrel.2008.07.064
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents test results and specifications for SJ BIST (solder joint built-in-self-test), an innovative sensing method for detecting faults ill solder-joint networks that belong to the I/O ports of field programmable gate arrays (FPGAs), especially in ball grid array packages. It is well known that fractured solder joints typically maintain Sufficient electrical contact to operate correctly for long periods of time. Subsequently, the damaged joint begins to exhibit intermittent failures: the faces of a fracture separate during periods Of Stress, causing incorrect FPGA signals. SJ BIST detects faults at least as low as 100 Omega with zero false alarms: minimum detectable fault period is one-half the period of the FPGA clock - guaranteed detection is two clock periods. SJ BIST correctly detects and reports instances of high-resistance with no false alarms: test results are shown in this paper. Being able to detect solder-joint faults in FPGAs increases fault coverage and health management capabilities, and provides support for condition-based and reliability-centered maintenance. (c) 2008 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1155 / 1160
页数:6
相关论文
共 21 条
[1]  
*AN TECH INC, 2005, IPCSM785 AN TECH INC
[2]  
CHOUDHARY LPP, 2006, P 56 IEEE EL COMP TE, P85
[3]  
CLECH JPM, 1994, P ELECTR C, P487, DOI 10.1109/ECTC.1994.367548
[4]  
FILHOA WCM, 2006, IMPROVED PHYS UNDERS
[5]  
GANNAMANI R, 2003, RELIABILITY EVALUATI, P4
[6]  
Hofmeister JP, 2006, IEEE AUTOTESTCON, P224
[7]  
HOFMEISTER JP, 2007, CMSE C 2007 COMP TEC, P59
[8]  
HOFMEISTER JP, 2007, IEEE INSTRUMENTA AUG, P32
[9]  
HOFMEISTER JP, 2007, IEEE AER C 2007 BIG, P1
[10]  
Lall P, 2004, ITHERM 2004, VOL 2, P727