A High Performance Adaptive Digital LDO Regulator With Dithering and Dynamic Frequency Scaling for IoT Applications

被引:7
作者
Asif, Muhammad [1 ]
Ali, Imran [1 ]
Khan, Danial [1 ]
Rehman, Muhammad Riaz Ur [1 ]
Qurat-Ul-Ain [1 ]
Basim, Muhammad [1 ]
Pu, Young Gun [1 ]
Lee, Minjae [2 ]
Hwang, Keum Cheol [1 ]
Yang, Youngoo [1 ]
Lee, Kang-Yoon [1 ]
机构
[1] Sungkyunkwan Univ, Dept Elect & Comp Engn, Suwon 16419, South Korea
[2] Gwangju Inst Sci & Technol, Sch Elect Engn & Comp Sci, Gwangju 61005, South Korea
基金
新加坡国家研究基金会;
关键词
Adaptive; dithering; digital LDO; dynamic frequency scaling (DFS); fully synthesizable; fast transient; hill climbing; limit cycle oscillation (LCO); low power; multi-loop; POWER MANAGEMENT; INTERNET;
D O I
10.1109/ACCESS.2020.3009601
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a high performance adaptive digital low-dropout voltage regulator (ADLDO) is proposed for Internet-of-Things (IoT) applications. In the proposed ADLDO, a fully synthesizable adaptive digital controller is designed. It automatically senses load variations and adaptively controls multi-loop architecture to reduce quiescent current, minimize output voltage ripples and achieve fast transient response. The multi-loop architecture with hill climbing reduces the total bi-directional shift registers length which results in the reduced leakage current in the transistor-switch-array (TSA), and improves the recovery time and output DC voltage accuracy. A dithering technique is introduced to eliminate the limit cycle oscillation (LCO) and improve the performance of the regulator. The dynamic frequency scaling (DFS) mechanism is proposed for reducing controller power consumption in steady state. In order to reduce the offset and output voltage error, a dynamic latch comparator is utilized. When the input supply voltage is varied from 0.5 V to 1 V, the measured output voltage ranges from 0.45 V to 0.95 V with 50 mV dropout voltage. The operating frequency is 10 MHz with fast transient response and quiescent current of 350 ns and 3.7 mu A, respectively. The maximum measured power and current efficiencies are 89.7 % and 99.97 %, respectively, with 1.9mV output voltage ripples. Measured load and line regulations are 2.2 mV/mA and 9.5 mV/V respectively. The proposed circuit is implemented in 28 nm CMOS process and occupies 0.016 mm(2) chip area.
引用
收藏
页码:132200 / 132211
页数:12
相关论文
共 28 条
[1]   A Wide Conversion Ratio, Extended Input 3.5-μA Boost Regulator With 82% Efficiency for Low-Voltage Energy Harvesting [J].
Ahmed, Khondker Zakir ;
Mukhopadhyay, Saibal .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2014, 29 (09) :4776-4786
[2]   Fast Transient Fully Standard-Cell-Based All Digital Low-Dropout Regulator With 99.97% Current Efficiency [J].
Akram, Muhammad Abrar ;
Hong, Wook ;
Hwang, In-Chul .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2018, 33 (09) :8011-8019
[3]  
Al-Samman AM, 2015, 2015 IEEE 11TH INTERNATIONAL COLLOQUIUM ON SIGNAL PROCESSING & ITS APPLICATIONS (CSPA 2015), P1, DOI 10.1109/CSPA.2015.7225607
[4]   Methods for minimizing dynamic power consumption in synchronous designs with multiple supply voltages [J].
Chabini, N ;
Chabini, I ;
Aboulhamid, EM ;
Savaria, Y .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (03) :346-351
[5]   Narrow Band Internet of Things [J].
Chen, Min ;
Miao, Yiming ;
Hao, Yixue ;
Hwang, Kai .
IEEE ACCESS, 2017, 5 :20557-20577
[6]   Near-Threshold Computing: Reclaiming Moore's Law Through Energy Efficient Integrated Circuits [J].
Dreslinski, Ronald G. ;
Wieckowski, Michael ;
Blaauw, David ;
Sylvester, Dennis ;
Mudge, Trevor .
PROCEEDINGS OF THE IEEE, 2010, 98 (02) :253-266
[7]   Digital Computation in Subthreshold Region for Ultralow-Power Operation: A Device-Circuit-Architecture Codesign Perspective [J].
Gupta, Sumeet Kumar ;
Raychowdhury, Arijit ;
Roy, Kaushik .
PROCEEDINGS OF THE IEEE, 2010, 98 (02) :160-190
[8]   High-Gain Wide-Bandwidth Capacitor-Less Low-Dropout Regulator (LDO) for Mobile Applications Utilizing Frequency Response of Multiple Feedback Loops [J].
Hong, Sung-Wan ;
Cho, Gyu-Hyeong .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (01) :46-57
[9]   An Analog-Assisted Tri-Loop Digital Low-Dropout Regulator [J].
Huang, Mo ;
Lu, Yan ;
Seng-Pan, U. ;
Martins, Rui P. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (01) :20-34
[10]   Limit Cycle Oscillation Reduction for Digital Low Dropout Regulators [J].
Huang, Mo ;
Lu, Yan ;
Sin, Sai-Weng ;
U, Seng-Pan ;
Martins, Rui P. ;
Ki, Wing-Hung .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (09) :903-907