Temperature-aware writing architecture for multilevel memristive cells

被引:0
|
作者
de Gracia Herranz, Amadeo [1 ]
Lopez-Vallejo, Marisa [1 ]
机构
[1] Univ Politecn Madrid, IPTC, Madrid, Spain
关键词
Non-linear; Temperature resiliency; Memristor; Multilevel; Writing; Neuromorphic; Counters; DEVICES; PULSE; 1T1R;
D O I
10.1109/patmos.2019.8862049
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
The high potential of memristors as multilevel resistance devices. Memristors are promising but suffer from their non-linear behaviour and a strong dependency on different sources of variability (process, voltage, temperature ... ). Temperature variations are specially harmful because a small thermal variation changes the operation point of the device in a conclusive way. For these reasons the circuitry required to accurately read or write multilevel devices is complex and area demanding. This paper presents a time-domain architecture based on variable pulses that is able to write different levels in the memristive cell. It is resilient to temperature changes based on an in depth analysis of the definition of the resistance levels. Furthermore, the proposed architecture takes advantage of logarithmic counters to save area. Experimental results show that the proposed approach is valid for a wide temperature range.
引用
收藏
页码:57 / 62
页数:6
相关论文
共 50 条
  • [41] Heuristic temperature-aware DVS scheduling algorithm for MPSoC
    Yang, Zhibang
    Xu, Cheng
    Zhou, Xu
    Liu, Yan
    International Journal of Advancements in Computing Technology, 2012, 4 (01) : 67 - 76
  • [42] Temperature-aware Task Scheduling on Multicores Based on Reinforcement Learning
    Yang S.-G.
    Wang Y.-Y.
    Liu W.-C.
    Jiang X.
    Zhao M.-X.
    Fang H.
    Yang Y.
    Liu D.
    Ruan Jian Xue Bao/Journal of Software, 2021, 32 (08): : 2408 - 2424
  • [43] Temperature-aware configurable cache to reduce energy in embedded systems
    Noori, Hamid
    Goudarzi, Maziar
    Inoue, Koji
    Murakami, Kazuaki
    IEICE TRANSACTIONS ON ELECTRONICS, 2008, E91C (04) : 418 - 431
  • [44] A Temperature-Aware Analysis of Latched Comparators for Smart Vehicle Applications
    Fonseca, Adriano V.
    El Khattabi, Rachid
    Afshari, William A.
    Baruqui, Fernando A. P.
    Soares, Carlos F. T.
    Ferreira, Pietro Maris
    2017 30TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2017): CHOP ON SANDS, 2017, : 1 - 6
  • [45] Maximum Delay Variation Temperature-Aware Standard Cell Design
    Pons, Marc
    Nagel, Jean-Luc
    Piguet, Christian
    2012 19th IEEE International Conference on Electronics, Circuits and Systems (ICECS), 2012, : 296 - 299
  • [46] Surface temperature-aware thermal management technique for mobile devices
    Yim, Myung Kyoon
    Lee, Kyoung Min
    Han, Tae Hee
    IEICE ELECTRONICS EXPRESS, 2014, 11 (23):
  • [47] Temperature-Aware Task Scheduling Heuristics on Network-on-Chips
    Cao, Shan
    Salcic, Zoran
    Ding, Yingtao
    Li, Zhaolin
    Wei, Shaojun
    Zhao, Xianli
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2603 - 2606
  • [48] Temperature-aware MPSoC scheduling for reducing hot spots and gradients
    Coskun, Ayse Kivilcim
    Rosing, Tajana Simunic
    Whisnant, Keith A.
    Gross, Kenny C.
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 452 - +
  • [49] Temperature-Aware Idle Time Distribution for Leakage Energy Optimization
    Bao, Min
    Andrei, Alexandru
    Eles, Petru
    Peng, Zebo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (07) : 1187 - 1200
  • [50] User-Specific Skin Temperature-Aware DVFS for Smartphones
    Egilmez, Begum
    Memik, Gokhan
    Ogrenci-Memik, Seda
    Ergin, Oguz
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 1217 - 1220