Temperature-aware writing architecture for multilevel memristive cells

被引:0
|
作者
de Gracia Herranz, Amadeo [1 ]
Lopez-Vallejo, Marisa [1 ]
机构
[1] Univ Politecn Madrid, IPTC, Madrid, Spain
关键词
Non-linear; Temperature resiliency; Memristor; Multilevel; Writing; Neuromorphic; Counters; DEVICES; PULSE; 1T1R;
D O I
10.1109/patmos.2019.8862049
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
The high potential of memristors as multilevel resistance devices. Memristors are promising but suffer from their non-linear behaviour and a strong dependency on different sources of variability (process, voltage, temperature ... ). Temperature variations are specially harmful because a small thermal variation changes the operation point of the device in a conclusive way. For these reasons the circuitry required to accurately read or write multilevel devices is complex and area demanding. This paper presents a time-domain architecture based on variable pulses that is able to write different levels in the memristive cell. It is resilient to temperature changes based on an in depth analysis of the definition of the resistance levels. Furthermore, the proposed architecture takes advantage of logarithmic counters to save area. Experimental results show that the proposed approach is valid for a wide temperature range.
引用
收藏
页码:57 / 62
页数:6
相关论文
共 50 条
  • [21] Time-domain writing architecture for multilevel RRAM cells resilient to temperature and process variations
    de Gracia Herranz, Amadeo
    Lopez-Vallejo, Marisa
    INTEGRATION-THE VLSI JOURNAL, 2020, 75 (75) : 141 - 149
  • [22] Temperature-aware routing protocol for Intrabody Nanonetworks
    Javaid, Shumaila
    Wu, Zhenqiang
    Hamid, Zara
    Zeadally, Sherali
    Fahim, Hamza
    Journal of Network and Computer Applications, 2021, 183-184
  • [23] Temperature-Aware Computing: Achievements and Remaining Challenges
    Kudithipudi, Dhireesha
    Coskun, Ayse
    Reda, Sherief
    Qiu, Qinru
    2012 INTERNATIONAL GREEN COMPUTING CONFERENCE (IGCC), 2012,
  • [24] Temperature-aware voltage selection for energy optimization
    Bao, M.
    Andrei, A.
    Eles, P.
    Peng, Z.
    2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 1442 - 1445
  • [25] TAS: A Temperature-Aware Scheduling for Heterogeneous Computing
    Gao, Xiang
    IEEE ACCESS, 2023, 11 : 54773 - 54781
  • [26] Temperature-aware routing protocol for Intrabody Nanonetworks
    Javaid, Shumaila
    Wu, Zhenqiang
    Hamid, Zara
    Zeadally, Sherali
    Fahim, Hamza
    JOURNAL OF NETWORK AND COMPUTER APPLICATIONS, 2021, 183
  • [27] Temperature-Aware Cooperative Ring Oscillator PUF
    Yin, Chi-En
    Qu, Gang
    2009 IEEE INTERNATIONAL WORKSHOP ON HARDWARE-ORIENTED SECURITY AND TRUST, 2009, : 36 - 42
  • [28] PoETE: A Method to Design Temperature-Aware Integrated Systems
    El Ahmad, Mohamad
    Najem, Mohamad
    Benoit, Pascal
    Sassatelli, Gilles
    Torres, Lionel
    JOURNAL OF LOW POWER ELECTRONICS, 2018, 14 (01) : 1 - 7
  • [29] Algorithms for temperature-aware task scheduling in microprocessor systems
    Chrobak, Marek
    Durr, Christoph
    Hurand, Mathilde
    Robert, Julien
    ALGORITHMIC ASPECTS IN INFORMATION AND MANAGEMENT, PROCEEDINGS, 2008, 5034 : 120 - +
  • [30] N-Version Temperature-Aware Scheduling and Binding
    Alkabani, Yousra
    Koushanfar, Farinaz
    Potkonjak, Miodrag
    ISLPED 09, 2009, : 331 - 334