Temperature-aware writing architecture for multilevel memristive cells

被引:0
|
作者
de Gracia Herranz, Amadeo [1 ]
Lopez-Vallejo, Marisa [1 ]
机构
[1] Univ Politecn Madrid, IPTC, Madrid, Spain
关键词
Non-linear; Temperature resiliency; Memristor; Multilevel; Writing; Neuromorphic; Counters; DEVICES; PULSE; 1T1R;
D O I
10.1109/patmos.2019.8862049
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
The high potential of memristors as multilevel resistance devices. Memristors are promising but suffer from their non-linear behaviour and a strong dependency on different sources of variability (process, voltage, temperature ... ). Temperature variations are specially harmful because a small thermal variation changes the operation point of the device in a conclusive way. For these reasons the circuitry required to accurately read or write multilevel devices is complex and area demanding. This paper presents a time-domain architecture based on variable pulses that is able to write different levels in the memristive cell. It is resilient to temperature changes based on an in depth analysis of the definition of the resistance levels. Furthermore, the proposed architecture takes advantage of logarithmic counters to save area. Experimental results show that the proposed approach is valid for a wide temperature range.
引用
收藏
页码:57 / 62
页数:6
相关论文
共 50 条
  • [1] Temperature-Aware Architecture: Lessons and Opportunities
    Huang, Wei
    Allen-Ware, Malcolm
    Carter, John B.
    Cheng, Edmund
    Skadron, Kevin
    Stan, Mircea R.
    IEEE MICRO, 2011, 31 (03) : 82 - 86
  • [2] Temperature-aware Wireless Network-on-Chip Architecture
    Shamim, Md Shahriar
    Mhatre, Aniket
    Mansoor, Naseef
    Ganguly, Amlan
    Tsouri, Gill
    2014 INTERNATIONAL GREEN COMPUTING CONFERENCE (IGCC), 2014,
  • [3] Temperature-aware computing
    Koren, Israel
    Krishna, C. M.
    SUSTAINABLE COMPUTING-INFORMATICS & SYSTEMS, 2011, 1 (01): : 46 - 56
  • [4] Temperature-aware microarchitecture
    Skadron, T
    Stan, WR
    Huang, W
    Velusamy, S
    Sankaranarayanan, K
    Tarjan, D
    30TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, PROCEEDINGS, 2003, : 2 - 13
  • [5] A Temperature-Aware Global Router
    Lee, Yu-Ting
    Chang, Yen-Jung
    Wang, Ting-Chi
    2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 279 - 282
  • [6] Temperature-aware global placement
    Obermeier, B
    Johannes, FM
    ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 143 - 148
  • [7] Temperature-aware placement for SOCs
    Tsai, Jeng-Liang
    Chen, Charlie Chung-Ping
    Chen, Guoqiang
    Goplen, Brent
    Qian, Haifeng
    Zhan, Yong
    Kang, Sung-Mo
    Wong, Martin D. F.
    Sapatnekar, Sachin S.
    PROCEEDINGS OF THE IEEE, 2006, 94 (08) : 1502 - 1518
  • [8] Predictive Temperature-Aware DVFS
    Lee, Jong Sung
    Skadron, Kevin
    Chung, Sung Woo
    IEEE TRANSACTIONS ON COMPUTERS, 2010, 59 (01) : 127 - 133
  • [9] On multiprocessor temperature-aware scheduling problems
    Bampis, Evripidis
    Letsios, Dimitrios
    Lucarelli, Giorgio
    Markakis, Evangelos
    Milis, Ioannis
    JOURNAL OF SCHEDULING, 2013, 16 (05) : 529 - 538
  • [10] Temperature-aware on-chip networks
    Shang, L
    Peh, LS
    Kumar, A
    Jha, NK
    IEEE MICRO, 2006, 26 (01) : 130 - 139