Carrier-Based Neutral Point Potential Regulator With Reduced Switching Losses for Three-Level Diode-Clamped Inverter

被引:76
作者
Chaturvedi, Pradyumn [1 ]
Jain, Shailendra [2 ]
Agarwal, Pramod [3 ]
机构
[1] Samrat Ashok Technol Inst, Dept Elect Engn, Vidisha 464001, India
[2] Natl Inst Technol, Dept Elect Engn, Bhopal 462051, India
[3] Indian Inst Technol, Dept Elect Engn, Roorkee 247667, Uttar Pradesh, India
关键词
Harmonics; multilevel inverter; neutral point (NP) potential (NPP) regulator; switching losses; MULTILEVEL INVERTERS; DESIGN; MODEL; CONTROLLER; CONVERTER;
D O I
10.1109/TIE.2013.2254092
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the design and implementation of a simple neutral point potential (NPP) regulator for a three-level diode-clamped inverter employing a sine-triangle regulator in conjunction with a closed-loop controller with reduced switching losses. The regulator principle is based on adding a continuous variable offset voltage which regulates the midpoint potential of the dc bus. The novelty of the proposed NPP regulator is in the determination of the magnitude of variable offset voltage based upon the average value, peak-to-peak amplitude, total harmonic distortions, and third harmonic content in NPP. Aside from maintaining dc-bus voltage balance, the proposed regulator leads to a significant reduction in the voltage distortion at the NP, resulting in the reduction of the required dc-bus capacitance. It also reduces the switching losses of the inverter by inserting the "no-switching" zone within each half cycle of the fundamental voltage wave. Analytical, computer simulation, and experimental results verifying the approach are presented in this paper for various load power factor angles.
引用
收藏
页码:613 / 624
页数:12
相关论文
共 30 条
[1]   Voltage Balancing Control for a Three-Level Diode-Clamped Converter in a Medium-Voltage Transformerless Hybrid Active Filter [J].
Akagi, Hirofumi ;
Hatada, Takaaki .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2009, 24 (3-4) :571-579
[2]  
Alepuz S., 1999, 30th Annual IEEE Power Electronics Specialists Conference. Record. (Cat. No.99CH36321), P721, DOI 10.1109/PESC.1999.785589
[3]   Three-Phase Hybrid Multilevel Inverter Based on Half-Bridge Modules [J].
Batschauer, Alessandro Luiz ;
Mussa, Samir Ahmad ;
Heldwein, Marcelo Lobo .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2012, 59 (02) :668-678
[4]   Modeling and design of a neutral-point voltage regulator for a three-level diode-clamped inverter using multiple-carrier modulation [J].
Bendre, Ashish ;
Venkataramanan, Giri ;
Rosene, Don ;
Srinivasan, Vijay .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2006, 53 (03) :718-726
[5]   A high power factor three-phase three-level rectifier [J].
Bento, Aluisio A. M. ;
de Almeida, Katia V. D. ;
Oliveira, Jonas A. R. M. ;
da Silva, Edison R. C. ;
Jacobina, Cursino B. .
2007 IEEE POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-6, 2007, :3040-3045
[6]   Multi-level inverters - A comparative study [J].
Bhuvaneswari, G ;
Nagaraju .
IETE JOURNAL OF RESEARCH, 2005, 51 (02) :141-153
[7]   Reduced switching loss pulse width modulation technique for three-level diode clamped inverter [J].
Chaturvedi, P. K. ;
Jain, S. ;
Agarwal, P. .
IET POWER ELECTRONICS, 2011, 4 (04) :393-399
[8]   NOVEL ZERO-VOLTAGE-TRANSITION PWM CONVERTERS [J].
HUA, GC ;
LEU, CS ;
JIANG, YM ;
LEE, FCY .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 1994, 9 (02) :213-219
[9]   Switching loss minimised space vector PWM method for IGBT three-level inverter [J].
Kaku, B ;
Miyashita, I ;
Sone, S .
IEE PROCEEDINGS-ELECTRIC POWER APPLICATIONS, 1997, 144 (03) :182-190
[10]   Design of a flexible control platform for soft-switching multilevel inverters [J].
Koellensperger, Peter ;
Lenke, Robert U. ;
Schroeder, Stefan ;
De Doncker, Rik W. .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2007, 22 (05) :1778-1785