A Circuit for Robustness Enhancement of the Subthreshold SRAM Bitcell in 65nm Technology

被引:0
作者
Lv, Baitao [1 ]
Li, Ruixing [1 ]
Zhu, Jiafeng [2 ]
Bai, Na [1 ,3 ]
Wu, Xiulong [1 ]
机构
[1] Anhui Univ, Anhui Prov Lab Micronano Elect Devices & IC Desig, Hefei 230039, Peoples R China
[2] Southeast Univ, Natl ASIC Syst Engn Res Ctr, Nanjing, Peoples R China
[3] Southeast Univ, Natl Mobile Communicat Res Lab, Nanjing, Peoples R China
来源
AUTOMATIC MANUFACTURING SYSTEMS II, PTS 1 AND 2 | 2012年 / 542-543卷
关键词
Subthreshold; SRAM; Bitcell; Stability;
D O I
10.4028/www.scientific.net/AMR.542-543.1001
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a circuit which can enhance the robustness of the subthreshold 6T SRAM bitcell. The proposed circuit can dynamically adjust the body voltages of the PMOS transistors in order to enhance the robustness of the subthreshold 6T SRAM bitcell by detecting the variation of the threshold voltage. The simulation results under 300mV in 65nm technology demonstrate that the mean values of the read and hold static noise margin (SNM) of the subthreshold 6T SRAM bitcell have been improved by 18% and 0.7%, respectively, meanwhile the standard values of the read and hold SNM have improved by 82% and 29.4%, respectively, by adopting the proposed circuit. Moreover, the proposed circuit functions well in a wide range of supply voltage from 0.2V to 0.5V.
引用
收藏
页码:1001 / +
页数:2
相关论文
共 13 条
[1]  
Bai N., 2010, SOC C SOCC 2010 IEEE, P455
[2]  
Bo Z., 2009, VERY LARGE SCALE INT, V17, P1127
[3]   An Average-Performance-Oriented Subthreshold Processor Self-Timed by Memory Read Completion [J].
Fuketa, Hiroshi ;
Kuroda, Dan ;
Hashimoto, Masanori ;
Onoye, Takao .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (05) :299-303
[4]  
Ik Joon C., 2009, SOLID STATE CIRCUITS, V44, P650
[5]  
Kulkami J. P., 2011, VERY LARGE SCALE INT, VPP, P1
[6]  
Meng-Fan C., 2011, SOLID STATE CIRCUITS, V46, P520
[7]   Characterization of Random Process Variations Using Ultralow-Power, High-Sensitivity, Bias-Free Sub-Threshold Process Sensor [J].
Meterelliyoz, Mesut ;
Song, Peilin ;
Stellari, Franco ;
Kulkarni, Jaydeep P. ;
Roy, Kaushik .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (08) :1838-1847
[8]   Process Variations in Sub-Threshold SRAM Cells in 65nm CMOS [J].
Moradi, Farshad ;
Wisland, Dag ;
Berg, Yngvar ;
Aunet, Snorre ;
Cao, Tuan Vu .
2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, :371-374
[9]   Analytical Soft Error Models Accounting for Die-to-Die and Within-Die Variations in Sub-Threshold SRAM Cells [J].
Mostafa, Hassan ;
Anis, Mohab H. ;
Elmasry, Mohamed .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (02) :182-195
[10]  
Tae-Hyoung K., 2007, CUST INT CIRC C 2007, P241